pmac.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703
  1. /*
  2. * Support for IDE interfaces on PowerMacs.
  3. *
  4. * These IDE interfaces are memory-mapped and have a DBDMA channel
  5. * for doing DMA.
  6. *
  7. * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
  8. * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. *
  15. * Some code taken from drivers/ide/ide-dma.c:
  16. *
  17. * Copyright (c) 1995-1998 Mark Lord
  18. *
  19. * TODO: - Use pre-calculated (kauai) timing tables all the time and
  20. * get rid of the "rounded" tables used previously, so we have the
  21. * same table format for all controllers and can then just have one
  22. * big table
  23. *
  24. */
  25. #include <linux/types.h>
  26. #include <linux/kernel.h>
  27. #include <linux/init.h>
  28. #include <linux/delay.h>
  29. #include <linux/ide.h>
  30. #include <linux/notifier.h>
  31. #include <linux/reboot.h>
  32. #include <linux/pci.h>
  33. #include <linux/adb.h>
  34. #include <linux/pmu.h>
  35. #include <linux/scatterlist.h>
  36. #include <asm/prom.h>
  37. #include <asm/io.h>
  38. #include <asm/dbdma.h>
  39. #include <asm/ide.h>
  40. #include <asm/pci-bridge.h>
  41. #include <asm/machdep.h>
  42. #include <asm/pmac_feature.h>
  43. #include <asm/sections.h>
  44. #include <asm/irq.h>
  45. #ifndef CONFIG_PPC64
  46. #include <asm/mediabay.h>
  47. #endif
  48. #define DRV_NAME "ide-pmac"
  49. #undef IDE_PMAC_DEBUG
  50. #define DMA_WAIT_TIMEOUT 50
  51. typedef struct pmac_ide_hwif {
  52. unsigned long regbase;
  53. int irq;
  54. int kind;
  55. int aapl_bus_id;
  56. unsigned mediabay : 1;
  57. unsigned broken_dma : 1;
  58. unsigned broken_dma_warn : 1;
  59. struct device_node* node;
  60. struct macio_dev *mdev;
  61. u32 timings[4];
  62. volatile u32 __iomem * *kauai_fcr;
  63. /* Those fields are duplicating what is in hwif. We currently
  64. * can't use the hwif ones because of some assumptions that are
  65. * beeing done by the generic code about the kind of dma controller
  66. * and format of the dma table. This will have to be fixed though.
  67. */
  68. volatile struct dbdma_regs __iomem * dma_regs;
  69. struct dbdma_cmd* dma_table_cpu;
  70. } pmac_ide_hwif_t;
  71. enum {
  72. controller_ohare, /* OHare based */
  73. controller_heathrow, /* Heathrow/Paddington */
  74. controller_kl_ata3, /* KeyLargo ATA-3 */
  75. controller_kl_ata4, /* KeyLargo ATA-4 */
  76. controller_un_ata6, /* UniNorth2 ATA-6 */
  77. controller_k2_ata6, /* K2 ATA-6 */
  78. controller_sh_ata6, /* Shasta ATA-6 */
  79. };
  80. static const char* model_name[] = {
  81. "OHare ATA", /* OHare based */
  82. "Heathrow ATA", /* Heathrow/Paddington */
  83. "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
  84. "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
  85. "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
  86. "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
  87. "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
  88. };
  89. /*
  90. * Extra registers, both 32-bit little-endian
  91. */
  92. #define IDE_TIMING_CONFIG 0x200
  93. #define IDE_INTERRUPT 0x300
  94. /* Kauai (U2) ATA has different register setup */
  95. #define IDE_KAUAI_PIO_CONFIG 0x200
  96. #define IDE_KAUAI_ULTRA_CONFIG 0x210
  97. #define IDE_KAUAI_POLL_CONFIG 0x220
  98. /*
  99. * Timing configuration register definitions
  100. */
  101. /* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
  102. #define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
  103. #define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
  104. #define IDE_SYSCLK_NS 30 /* 33Mhz cell */
  105. #define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
  106. /* 133Mhz cell, found in shasta.
  107. * See comments about 100 Mhz Uninorth 2...
  108. * Note that PIO_MASK and MDMA_MASK seem to overlap
  109. */
  110. #define TR_133_PIOREG_PIO_MASK 0xff000fff
  111. #define TR_133_PIOREG_MDMA_MASK 0x00fff800
  112. #define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
  113. #define TR_133_UDMAREG_UDMA_EN 0x00000001
  114. /* 100Mhz cell, found in Uninorth 2. I don't have much infos about
  115. * this one yet, it appears as a pci device (106b/0033) on uninorth
  116. * internal PCI bus and it's clock is controlled like gem or fw. It
  117. * appears to be an evolution of keylargo ATA4 with a timing register
  118. * extended to 2 32bits registers and a similar DBDMA channel. Other
  119. * registers seem to exist but I can't tell much about them.
  120. *
  121. * So far, I'm using pre-calculated tables for this extracted from
  122. * the values used by the MacOS X driver.
  123. *
  124. * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
  125. * register controls the UDMA timings. At least, it seems bit 0
  126. * of this one enables UDMA vs. MDMA, and bits 4..7 are the
  127. * cycle time in units of 10ns. Bits 8..15 are used by I don't
  128. * know their meaning yet
  129. */
  130. #define TR_100_PIOREG_PIO_MASK 0xff000fff
  131. #define TR_100_PIOREG_MDMA_MASK 0x00fff000
  132. #define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
  133. #define TR_100_UDMAREG_UDMA_EN 0x00000001
  134. /* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
  135. * 40 connector cable and to 4 on 80 connector one.
  136. * Clock unit is 15ns (66Mhz)
  137. *
  138. * 3 Values can be programmed:
  139. * - Write data setup, which appears to match the cycle time. They
  140. * also call it DIOW setup.
  141. * - Ready to pause time (from spec)
  142. * - Address setup. That one is weird. I don't see where exactly
  143. * it fits in UDMA cycles, I got it's name from an obscure piece
  144. * of commented out code in Darwin. They leave it to 0, we do as
  145. * well, despite a comment that would lead to think it has a
  146. * min value of 45ns.
  147. * Apple also add 60ns to the write data setup (or cycle time ?) on
  148. * reads.
  149. */
  150. #define TR_66_UDMA_MASK 0xfff00000
  151. #define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
  152. #define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
  153. #define TR_66_UDMA_ADDRSETUP_SHIFT 29
  154. #define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
  155. #define TR_66_UDMA_RDY2PAUS_SHIFT 25
  156. #define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
  157. #define TR_66_UDMA_WRDATASETUP_SHIFT 21
  158. #define TR_66_MDMA_MASK 0x000ffc00
  159. #define TR_66_MDMA_RECOVERY_MASK 0x000f8000
  160. #define TR_66_MDMA_RECOVERY_SHIFT 15
  161. #define TR_66_MDMA_ACCESS_MASK 0x00007c00
  162. #define TR_66_MDMA_ACCESS_SHIFT 10
  163. #define TR_66_PIO_MASK 0x000003ff
  164. #define TR_66_PIO_RECOVERY_MASK 0x000003e0
  165. #define TR_66_PIO_RECOVERY_SHIFT 5
  166. #define TR_66_PIO_ACCESS_MASK 0x0000001f
  167. #define TR_66_PIO_ACCESS_SHIFT 0
  168. /* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
  169. * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
  170. *
  171. * The access time and recovery time can be programmed. Some older
  172. * Darwin code base limit OHare to 150ns cycle time. I decided to do
  173. * the same here fore safety against broken old hardware ;)
  174. * The HalfTick bit, when set, adds half a clock (15ns) to the access
  175. * time and removes one from recovery. It's not supported on KeyLargo
  176. * implementation afaik. The E bit appears to be set for PIO mode 0 and
  177. * is used to reach long timings used in this mode.
  178. */
  179. #define TR_33_MDMA_MASK 0x003ff800
  180. #define TR_33_MDMA_RECOVERY_MASK 0x001f0000
  181. #define TR_33_MDMA_RECOVERY_SHIFT 16
  182. #define TR_33_MDMA_ACCESS_MASK 0x0000f800
  183. #define TR_33_MDMA_ACCESS_SHIFT 11
  184. #define TR_33_MDMA_HALFTICK 0x00200000
  185. #define TR_33_PIO_MASK 0x000007ff
  186. #define TR_33_PIO_E 0x00000400
  187. #define TR_33_PIO_RECOVERY_MASK 0x000003e0
  188. #define TR_33_PIO_RECOVERY_SHIFT 5
  189. #define TR_33_PIO_ACCESS_MASK 0x0000001f
  190. #define TR_33_PIO_ACCESS_SHIFT 0
  191. /*
  192. * Interrupt register definitions
  193. */
  194. #define IDE_INTR_DMA 0x80000000
  195. #define IDE_INTR_DEVICE 0x40000000
  196. /*
  197. * FCR Register on Kauai. Not sure what bit 0x4 is ...
  198. */
  199. #define KAUAI_FCR_UATA_MAGIC 0x00000004
  200. #define KAUAI_FCR_UATA_RESET_N 0x00000002
  201. #define KAUAI_FCR_UATA_ENABLE 0x00000001
  202. /* Rounded Multiword DMA timings
  203. *
  204. * I gave up finding a generic formula for all controller
  205. * types and instead, built tables based on timing values
  206. * used by Apple in Darwin's implementation.
  207. */
  208. struct mdma_timings_t {
  209. int accessTime;
  210. int recoveryTime;
  211. int cycleTime;
  212. };
  213. struct mdma_timings_t mdma_timings_33[] =
  214. {
  215. { 240, 240, 480 },
  216. { 180, 180, 360 },
  217. { 135, 135, 270 },
  218. { 120, 120, 240 },
  219. { 105, 105, 210 },
  220. { 90, 90, 180 },
  221. { 75, 75, 150 },
  222. { 75, 45, 120 },
  223. { 0, 0, 0 }
  224. };
  225. struct mdma_timings_t mdma_timings_33k[] =
  226. {
  227. { 240, 240, 480 },
  228. { 180, 180, 360 },
  229. { 150, 150, 300 },
  230. { 120, 120, 240 },
  231. { 90, 120, 210 },
  232. { 90, 90, 180 },
  233. { 90, 60, 150 },
  234. { 90, 30, 120 },
  235. { 0, 0, 0 }
  236. };
  237. struct mdma_timings_t mdma_timings_66[] =
  238. {
  239. { 240, 240, 480 },
  240. { 180, 180, 360 },
  241. { 135, 135, 270 },
  242. { 120, 120, 240 },
  243. { 105, 105, 210 },
  244. { 90, 90, 180 },
  245. { 90, 75, 165 },
  246. { 75, 45, 120 },
  247. { 0, 0, 0 }
  248. };
  249. /* KeyLargo ATA-4 Ultra DMA timings (rounded) */
  250. struct {
  251. int addrSetup; /* ??? */
  252. int rdy2pause;
  253. int wrDataSetup;
  254. } kl66_udma_timings[] =
  255. {
  256. { 0, 180, 120 }, /* Mode 0 */
  257. { 0, 150, 90 }, /* 1 */
  258. { 0, 120, 60 }, /* 2 */
  259. { 0, 90, 45 }, /* 3 */
  260. { 0, 90, 30 } /* 4 */
  261. };
  262. /* UniNorth 2 ATA/100 timings */
  263. struct kauai_timing {
  264. int cycle_time;
  265. u32 timing_reg;
  266. };
  267. static struct kauai_timing kauai_pio_timings[] =
  268. {
  269. { 930 , 0x08000fff },
  270. { 600 , 0x08000a92 },
  271. { 383 , 0x0800060f },
  272. { 360 , 0x08000492 },
  273. { 330 , 0x0800048f },
  274. { 300 , 0x080003cf },
  275. { 270 , 0x080003cc },
  276. { 240 , 0x0800038b },
  277. { 239 , 0x0800030c },
  278. { 180 , 0x05000249 },
  279. { 120 , 0x04000148 },
  280. { 0 , 0 },
  281. };
  282. static struct kauai_timing kauai_mdma_timings[] =
  283. {
  284. { 1260 , 0x00fff000 },
  285. { 480 , 0x00618000 },
  286. { 360 , 0x00492000 },
  287. { 270 , 0x0038e000 },
  288. { 240 , 0x0030c000 },
  289. { 210 , 0x002cb000 },
  290. { 180 , 0x00249000 },
  291. { 150 , 0x00209000 },
  292. { 120 , 0x00148000 },
  293. { 0 , 0 },
  294. };
  295. static struct kauai_timing kauai_udma_timings[] =
  296. {
  297. { 120 , 0x000070c0 },
  298. { 90 , 0x00005d80 },
  299. { 60 , 0x00004a60 },
  300. { 45 , 0x00003a50 },
  301. { 30 , 0x00002a30 },
  302. { 20 , 0x00002921 },
  303. { 0 , 0 },
  304. };
  305. static struct kauai_timing shasta_pio_timings[] =
  306. {
  307. { 930 , 0x08000fff },
  308. { 600 , 0x0A000c97 },
  309. { 383 , 0x07000712 },
  310. { 360 , 0x040003cd },
  311. { 330 , 0x040003cd },
  312. { 300 , 0x040003cd },
  313. { 270 , 0x040003cd },
  314. { 240 , 0x040003cd },
  315. { 239 , 0x040003cd },
  316. { 180 , 0x0400028b },
  317. { 120 , 0x0400010a },
  318. { 0 , 0 },
  319. };
  320. static struct kauai_timing shasta_mdma_timings[] =
  321. {
  322. { 1260 , 0x00fff000 },
  323. { 480 , 0x00820800 },
  324. { 360 , 0x00820800 },
  325. { 270 , 0x00820800 },
  326. { 240 , 0x00820800 },
  327. { 210 , 0x00820800 },
  328. { 180 , 0x00820800 },
  329. { 150 , 0x0028b000 },
  330. { 120 , 0x001ca000 },
  331. { 0 , 0 },
  332. };
  333. static struct kauai_timing shasta_udma133_timings[] =
  334. {
  335. { 120 , 0x00035901, },
  336. { 90 , 0x000348b1, },
  337. { 60 , 0x00033881, },
  338. { 45 , 0x00033861, },
  339. { 30 , 0x00033841, },
  340. { 20 , 0x00033031, },
  341. { 15 , 0x00033021, },
  342. { 0 , 0 },
  343. };
  344. static inline u32
  345. kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
  346. {
  347. int i;
  348. for (i=0; table[i].cycle_time; i++)
  349. if (cycle_time > table[i+1].cycle_time)
  350. return table[i].timing_reg;
  351. BUG();
  352. return 0;
  353. }
  354. /* allow up to 256 DBDMA commands per xfer */
  355. #define MAX_DCMDS 256
  356. /*
  357. * Wait 1s for disk to answer on IDE bus after a hard reset
  358. * of the device (via GPIO/FCR).
  359. *
  360. * Some devices seem to "pollute" the bus even after dropping
  361. * the BSY bit (typically some combo drives slave on the UDMA
  362. * bus) after a hard reset. Since we hard reset all drives on
  363. * KeyLargo ATA66, we have to keep that delay around. I may end
  364. * up not hard resetting anymore on these and keep the delay only
  365. * for older interfaces instead (we have to reset when coming
  366. * from MacOS...) --BenH.
  367. */
  368. #define IDE_WAKEUP_DELAY (1*HZ)
  369. static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
  370. #define PMAC_IDE_REG(x) \
  371. ((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
  372. /*
  373. * Apply the timings of the proper unit (master/slave) to the shared
  374. * timing register when selecting that unit. This version is for
  375. * ASICs with a single timing register
  376. */
  377. static void pmac_ide_apply_timings(ide_drive_t *drive)
  378. {
  379. ide_hwif_t *hwif = drive->hwif;
  380. pmac_ide_hwif_t *pmif =
  381. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  382. if (drive->dn & 1)
  383. writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  384. else
  385. writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  386. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  387. }
  388. /*
  389. * Apply the timings of the proper unit (master/slave) to the shared
  390. * timing register when selecting that unit. This version is for
  391. * ASICs with a dual timing register (Kauai)
  392. */
  393. static void pmac_ide_kauai_apply_timings(ide_drive_t *drive)
  394. {
  395. ide_hwif_t *hwif = drive->hwif;
  396. pmac_ide_hwif_t *pmif =
  397. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  398. if (drive->dn & 1) {
  399. writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  400. writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  401. } else {
  402. writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  403. writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  404. }
  405. (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  406. }
  407. /*
  408. * Force an update of controller timing values for a given drive
  409. */
  410. static void
  411. pmac_ide_do_update_timings(ide_drive_t *drive)
  412. {
  413. ide_hwif_t *hwif = drive->hwif;
  414. pmac_ide_hwif_t *pmif =
  415. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  416. if (pmif->kind == controller_sh_ata6 ||
  417. pmif->kind == controller_un_ata6 ||
  418. pmif->kind == controller_k2_ata6)
  419. pmac_ide_kauai_apply_timings(drive);
  420. else
  421. pmac_ide_apply_timings(drive);
  422. }
  423. static void pmac_dev_select(ide_drive_t *drive)
  424. {
  425. pmac_ide_apply_timings(drive);
  426. writeb(drive->select | ATA_DEVICE_OBS,
  427. (void __iomem *)drive->hwif->io_ports.device_addr);
  428. }
  429. static void pmac_kauai_dev_select(ide_drive_t *drive)
  430. {
  431. pmac_ide_kauai_apply_timings(drive);
  432. writeb(drive->select | ATA_DEVICE_OBS,
  433. (void __iomem *)drive->hwif->io_ports.device_addr);
  434. }
  435. static void pmac_exec_command(ide_hwif_t *hwif, u8 cmd)
  436. {
  437. writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
  438. (void)readl((void __iomem *)(hwif->io_ports.data_addr
  439. + IDE_TIMING_CONFIG));
  440. }
  441. static void pmac_write_devctl(ide_hwif_t *hwif, u8 ctl)
  442. {
  443. writeb(ctl, (void __iomem *)hwif->io_ports.ctl_addr);
  444. (void)readl((void __iomem *)(hwif->io_ports.data_addr
  445. + IDE_TIMING_CONFIG));
  446. }
  447. /*
  448. * Old tuning functions (called on hdparm -p), sets up drive PIO timings
  449. */
  450. static void
  451. pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
  452. {
  453. ide_hwif_t *hwif = drive->hwif;
  454. pmac_ide_hwif_t *pmif =
  455. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  456. struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
  457. u32 *timings, t;
  458. unsigned accessTicks, recTicks;
  459. unsigned accessTime, recTime;
  460. unsigned int cycle_time;
  461. /* which drive is it ? */
  462. timings = &pmif->timings[drive->dn & 1];
  463. t = *timings;
  464. cycle_time = ide_pio_cycle_time(drive, pio);
  465. switch (pmif->kind) {
  466. case controller_sh_ata6: {
  467. /* 133Mhz cell */
  468. u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
  469. t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
  470. break;
  471. }
  472. case controller_un_ata6:
  473. case controller_k2_ata6: {
  474. /* 100Mhz cell */
  475. u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
  476. t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
  477. break;
  478. }
  479. case controller_kl_ata4:
  480. /* 66Mhz cell */
  481. recTime = cycle_time - tim->active - tim->setup;
  482. recTime = max(recTime, 150U);
  483. accessTime = tim->active;
  484. accessTime = max(accessTime, 150U);
  485. accessTicks = SYSCLK_TICKS_66(accessTime);
  486. accessTicks = min(accessTicks, 0x1fU);
  487. recTicks = SYSCLK_TICKS_66(recTime);
  488. recTicks = min(recTicks, 0x1fU);
  489. t = (t & ~TR_66_PIO_MASK) |
  490. (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
  491. (recTicks << TR_66_PIO_RECOVERY_SHIFT);
  492. break;
  493. default: {
  494. /* 33Mhz cell */
  495. int ebit = 0;
  496. recTime = cycle_time - tim->active - tim->setup;
  497. recTime = max(recTime, 150U);
  498. accessTime = tim->active;
  499. accessTime = max(accessTime, 150U);
  500. accessTicks = SYSCLK_TICKS(accessTime);
  501. accessTicks = min(accessTicks, 0x1fU);
  502. accessTicks = max(accessTicks, 4U);
  503. recTicks = SYSCLK_TICKS(recTime);
  504. recTicks = min(recTicks, 0x1fU);
  505. recTicks = max(recTicks, 5U) - 4;
  506. if (recTicks > 9) {
  507. recTicks--; /* guess, but it's only for PIO0, so... */
  508. ebit = 1;
  509. }
  510. t = (t & ~TR_33_PIO_MASK) |
  511. (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
  512. (recTicks << TR_33_PIO_RECOVERY_SHIFT);
  513. if (ebit)
  514. t |= TR_33_PIO_E;
  515. break;
  516. }
  517. }
  518. #ifdef IDE_PMAC_DEBUG
  519. printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
  520. drive->name, pio, *timings);
  521. #endif
  522. *timings = t;
  523. pmac_ide_do_update_timings(drive);
  524. }
  525. /*
  526. * Calculate KeyLargo ATA/66 UDMA timings
  527. */
  528. static int
  529. set_timings_udma_ata4(u32 *timings, u8 speed)
  530. {
  531. unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
  532. if (speed > XFER_UDMA_4)
  533. return 1;
  534. rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
  535. wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
  536. addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
  537. *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
  538. (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
  539. (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
  540. (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
  541. TR_66_UDMA_EN;
  542. #ifdef IDE_PMAC_DEBUG
  543. printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
  544. speed & 0xf, *timings);
  545. #endif
  546. return 0;
  547. }
  548. /*
  549. * Calculate Kauai ATA/100 UDMA timings
  550. */
  551. static int
  552. set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  553. {
  554. struct ide_timing *t = ide_timing_find_mode(speed);
  555. u32 tr;
  556. if (speed > XFER_UDMA_5 || t == NULL)
  557. return 1;
  558. tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
  559. *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
  560. *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
  561. return 0;
  562. }
  563. /*
  564. * Calculate Shasta ATA/133 UDMA timings
  565. */
  566. static int
  567. set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  568. {
  569. struct ide_timing *t = ide_timing_find_mode(speed);
  570. u32 tr;
  571. if (speed > XFER_UDMA_6 || t == NULL)
  572. return 1;
  573. tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
  574. *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
  575. *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
  576. return 0;
  577. }
  578. /*
  579. * Calculate MDMA timings for all cells
  580. */
  581. static void
  582. set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
  583. u8 speed)
  584. {
  585. u16 *id = drive->id;
  586. int cycleTime, accessTime = 0, recTime = 0;
  587. unsigned accessTicks, recTicks;
  588. struct mdma_timings_t* tm = NULL;
  589. int i;
  590. /* Get default cycle time for mode */
  591. switch(speed & 0xf) {
  592. case 0: cycleTime = 480; break;
  593. case 1: cycleTime = 150; break;
  594. case 2: cycleTime = 120; break;
  595. default:
  596. BUG();
  597. break;
  598. }
  599. /* Check if drive provides explicit DMA cycle time */
  600. if ((id[ATA_ID_FIELD_VALID] & 2) && id[ATA_ID_EIDE_DMA_TIME])
  601. cycleTime = max_t(int, id[ATA_ID_EIDE_DMA_TIME], cycleTime);
  602. /* OHare limits according to some old Apple sources */
  603. if ((intf_type == controller_ohare) && (cycleTime < 150))
  604. cycleTime = 150;
  605. /* Get the proper timing array for this controller */
  606. switch(intf_type) {
  607. case controller_sh_ata6:
  608. case controller_un_ata6:
  609. case controller_k2_ata6:
  610. break;
  611. case controller_kl_ata4:
  612. tm = mdma_timings_66;
  613. break;
  614. case controller_kl_ata3:
  615. tm = mdma_timings_33k;
  616. break;
  617. default:
  618. tm = mdma_timings_33;
  619. break;
  620. }
  621. if (tm != NULL) {
  622. /* Lookup matching access & recovery times */
  623. i = -1;
  624. for (;;) {
  625. if (tm[i+1].cycleTime < cycleTime)
  626. break;
  627. i++;
  628. }
  629. cycleTime = tm[i].cycleTime;
  630. accessTime = tm[i].accessTime;
  631. recTime = tm[i].recoveryTime;
  632. #ifdef IDE_PMAC_DEBUG
  633. printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
  634. drive->name, cycleTime, accessTime, recTime);
  635. #endif
  636. }
  637. switch(intf_type) {
  638. case controller_sh_ata6: {
  639. /* 133Mhz cell */
  640. u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
  641. *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
  642. *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
  643. }
  644. case controller_un_ata6:
  645. case controller_k2_ata6: {
  646. /* 100Mhz cell */
  647. u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
  648. *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
  649. *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
  650. }
  651. break;
  652. case controller_kl_ata4:
  653. /* 66Mhz cell */
  654. accessTicks = SYSCLK_TICKS_66(accessTime);
  655. accessTicks = min(accessTicks, 0x1fU);
  656. accessTicks = max(accessTicks, 0x1U);
  657. recTicks = SYSCLK_TICKS_66(recTime);
  658. recTicks = min(recTicks, 0x1fU);
  659. recTicks = max(recTicks, 0x3U);
  660. /* Clear out mdma bits and disable udma */
  661. *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
  662. (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
  663. (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
  664. break;
  665. case controller_kl_ata3:
  666. /* 33Mhz cell on KeyLargo */
  667. accessTicks = SYSCLK_TICKS(accessTime);
  668. accessTicks = max(accessTicks, 1U);
  669. accessTicks = min(accessTicks, 0x1fU);
  670. accessTime = accessTicks * IDE_SYSCLK_NS;
  671. recTicks = SYSCLK_TICKS(recTime);
  672. recTicks = max(recTicks, 1U);
  673. recTicks = min(recTicks, 0x1fU);
  674. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  675. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  676. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  677. break;
  678. default: {
  679. /* 33Mhz cell on others */
  680. int halfTick = 0;
  681. int origAccessTime = accessTime;
  682. int origRecTime = recTime;
  683. accessTicks = SYSCLK_TICKS(accessTime);
  684. accessTicks = max(accessTicks, 1U);
  685. accessTicks = min(accessTicks, 0x1fU);
  686. accessTime = accessTicks * IDE_SYSCLK_NS;
  687. recTicks = SYSCLK_TICKS(recTime);
  688. recTicks = max(recTicks, 2U) - 1;
  689. recTicks = min(recTicks, 0x1fU);
  690. recTime = (recTicks + 1) * IDE_SYSCLK_NS;
  691. if ((accessTicks > 1) &&
  692. ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
  693. ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
  694. halfTick = 1;
  695. accessTicks--;
  696. }
  697. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  698. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  699. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  700. if (halfTick)
  701. *timings |= TR_33_MDMA_HALFTICK;
  702. }
  703. }
  704. #ifdef IDE_PMAC_DEBUG
  705. printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
  706. drive->name, speed & 0xf, *timings);
  707. #endif
  708. }
  709. static void pmac_ide_set_dma_mode(ide_drive_t *drive, const u8 speed)
  710. {
  711. ide_hwif_t *hwif = drive->hwif;
  712. pmac_ide_hwif_t *pmif =
  713. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  714. int ret = 0;
  715. u32 *timings, *timings2, tl[2];
  716. u8 unit = drive->dn & 1;
  717. timings = &pmif->timings[unit];
  718. timings2 = &pmif->timings[unit+2];
  719. /* Copy timings to local image */
  720. tl[0] = *timings;
  721. tl[1] = *timings2;
  722. if (speed >= XFER_UDMA_0) {
  723. if (pmif->kind == controller_kl_ata4)
  724. ret = set_timings_udma_ata4(&tl[0], speed);
  725. else if (pmif->kind == controller_un_ata6
  726. || pmif->kind == controller_k2_ata6)
  727. ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
  728. else if (pmif->kind == controller_sh_ata6)
  729. ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
  730. else
  731. ret = -1;
  732. } else
  733. set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
  734. if (ret)
  735. return;
  736. /* Apply timings to controller */
  737. *timings = tl[0];
  738. *timings2 = tl[1];
  739. pmac_ide_do_update_timings(drive);
  740. }
  741. /*
  742. * Blast some well known "safe" values to the timing registers at init or
  743. * wakeup from sleep time, before we do real calculation
  744. */
  745. static void
  746. sanitize_timings(pmac_ide_hwif_t *pmif)
  747. {
  748. unsigned int value, value2 = 0;
  749. switch(pmif->kind) {
  750. case controller_sh_ata6:
  751. value = 0x0a820c97;
  752. value2 = 0x00033031;
  753. break;
  754. case controller_un_ata6:
  755. case controller_k2_ata6:
  756. value = 0x08618a92;
  757. value2 = 0x00002921;
  758. break;
  759. case controller_kl_ata4:
  760. value = 0x0008438c;
  761. break;
  762. case controller_kl_ata3:
  763. value = 0x00084526;
  764. break;
  765. case controller_heathrow:
  766. case controller_ohare:
  767. default:
  768. value = 0x00074526;
  769. break;
  770. }
  771. pmif->timings[0] = pmif->timings[1] = value;
  772. pmif->timings[2] = pmif->timings[3] = value2;
  773. }
  774. /* Suspend call back, should be called after the child devices
  775. * have actually been suspended
  776. */
  777. static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
  778. {
  779. /* We clear the timings */
  780. pmif->timings[0] = 0;
  781. pmif->timings[1] = 0;
  782. disable_irq(pmif->irq);
  783. /* The media bay will handle itself just fine */
  784. if (pmif->mediabay)
  785. return 0;
  786. /* Kauai has bus control FCRs directly here */
  787. if (pmif->kauai_fcr) {
  788. u32 fcr = readl(pmif->kauai_fcr);
  789. fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
  790. writel(fcr, pmif->kauai_fcr);
  791. }
  792. /* Disable the bus on older machines and the cell on kauai */
  793. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
  794. 0);
  795. return 0;
  796. }
  797. /* Resume call back, should be called before the child devices
  798. * are resumed
  799. */
  800. static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
  801. {
  802. /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
  803. if (!pmif->mediabay) {
  804. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
  805. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
  806. msleep(10);
  807. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
  808. /* Kauai has it different */
  809. if (pmif->kauai_fcr) {
  810. u32 fcr = readl(pmif->kauai_fcr);
  811. fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
  812. writel(fcr, pmif->kauai_fcr);
  813. }
  814. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  815. }
  816. /* Sanitize drive timings */
  817. sanitize_timings(pmif);
  818. enable_irq(pmif->irq);
  819. return 0;
  820. }
  821. static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
  822. {
  823. pmac_ide_hwif_t *pmif =
  824. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  825. struct device_node *np = pmif->node;
  826. const char *cable = of_get_property(np, "cable-type", NULL);
  827. struct device_node *root = of_find_node_by_path("/");
  828. const char *model = of_get_property(root, "model", NULL);
  829. /* Get cable type from device-tree. */
  830. if (cable && !strncmp(cable, "80-", 3)) {
  831. /* Some drives fail to detect 80c cable in PowerBook */
  832. /* These machine use proprietary short IDE cable anyway */
  833. if (!strncmp(model, "PowerBook", 9))
  834. return ATA_CBL_PATA40_SHORT;
  835. else
  836. return ATA_CBL_PATA80;
  837. }
  838. /*
  839. * G5's seem to have incorrect cable type in device-tree.
  840. * Let's assume they have a 80 conductor cable, this seem
  841. * to be always the case unless the user mucked around.
  842. */
  843. if (of_device_is_compatible(np, "K2-UATA") ||
  844. of_device_is_compatible(np, "shasta-ata"))
  845. return ATA_CBL_PATA80;
  846. return ATA_CBL_PATA40;
  847. }
  848. static void pmac_ide_init_dev(ide_drive_t *drive)
  849. {
  850. ide_hwif_t *hwif = drive->hwif;
  851. pmac_ide_hwif_t *pmif =
  852. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  853. if (pmif->mediabay) {
  854. #ifdef CONFIG_PMAC_MEDIABAY
  855. if (check_media_bay_by_base(pmif->regbase, MB_CD) == 0) {
  856. drive->dev_flags &= ~IDE_DFLAG_NOPROBE;
  857. return;
  858. }
  859. #endif
  860. drive->dev_flags |= IDE_DFLAG_NOPROBE;
  861. }
  862. }
  863. static const struct ide_tp_ops pmac_tp_ops = {
  864. .exec_command = pmac_exec_command,
  865. .read_status = ide_read_status,
  866. .read_altstatus = ide_read_altstatus,
  867. .write_devctl = pmac_write_devctl,
  868. .dev_select = pmac_dev_select,
  869. .tf_load = ide_tf_load,
  870. .tf_read = ide_tf_read,
  871. .input_data = ide_input_data,
  872. .output_data = ide_output_data,
  873. };
  874. static const struct ide_tp_ops pmac_ata6_tp_ops = {
  875. .exec_command = pmac_exec_command,
  876. .read_status = ide_read_status,
  877. .read_altstatus = ide_read_altstatus,
  878. .write_devctl = pmac_write_devctl,
  879. .dev_select = pmac_kauai_dev_select,
  880. .tf_load = ide_tf_load,
  881. .tf_read = ide_tf_read,
  882. .input_data = ide_input_data,
  883. .output_data = ide_output_data,
  884. };
  885. static const struct ide_port_ops pmac_ide_ata4_port_ops = {
  886. .init_dev = pmac_ide_init_dev,
  887. .set_pio_mode = pmac_ide_set_pio_mode,
  888. .set_dma_mode = pmac_ide_set_dma_mode,
  889. .cable_detect = pmac_ide_cable_detect,
  890. };
  891. static const struct ide_port_ops pmac_ide_port_ops = {
  892. .init_dev = pmac_ide_init_dev,
  893. .set_pio_mode = pmac_ide_set_pio_mode,
  894. .set_dma_mode = pmac_ide_set_dma_mode,
  895. };
  896. static const struct ide_dma_ops pmac_dma_ops;
  897. static const struct ide_port_info pmac_port_info = {
  898. .name = DRV_NAME,
  899. .init_dma = pmac_ide_init_dma,
  900. .chipset = ide_pmac,
  901. .tp_ops = &pmac_tp_ops,
  902. .port_ops = &pmac_ide_port_ops,
  903. .dma_ops = &pmac_dma_ops,
  904. .host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
  905. IDE_HFLAG_POST_SET_MODE |
  906. IDE_HFLAG_MMIO |
  907. IDE_HFLAG_UNMASK_IRQS,
  908. .pio_mask = ATA_PIO4,
  909. .mwdma_mask = ATA_MWDMA2,
  910. };
  911. /*
  912. * Setup, register & probe an IDE channel driven by this driver, this is
  913. * called by one of the 2 probe functions (macio or PCI).
  914. */
  915. static int __devinit pmac_ide_setup_device(pmac_ide_hwif_t *pmif,
  916. struct ide_hw *hw)
  917. {
  918. struct device_node *np = pmif->node;
  919. const int *bidp;
  920. struct ide_host *host;
  921. ide_hwif_t *hwif;
  922. struct ide_hw *hws[] = { hw };
  923. struct ide_port_info d = pmac_port_info;
  924. int rc;
  925. pmif->broken_dma = pmif->broken_dma_warn = 0;
  926. if (of_device_is_compatible(np, "shasta-ata")) {
  927. pmif->kind = controller_sh_ata6;
  928. d.tp_ops = &pmac_ata6_tp_ops;
  929. d.port_ops = &pmac_ide_ata4_port_ops;
  930. d.udma_mask = ATA_UDMA6;
  931. } else if (of_device_is_compatible(np, "kauai-ata")) {
  932. pmif->kind = controller_un_ata6;
  933. d.tp_ops = &pmac_ata6_tp_ops;
  934. d.port_ops = &pmac_ide_ata4_port_ops;
  935. d.udma_mask = ATA_UDMA5;
  936. } else if (of_device_is_compatible(np, "K2-UATA")) {
  937. pmif->kind = controller_k2_ata6;
  938. d.tp_ops = &pmac_ata6_tp_ops;
  939. d.port_ops = &pmac_ide_ata4_port_ops;
  940. d.udma_mask = ATA_UDMA5;
  941. } else if (of_device_is_compatible(np, "keylargo-ata")) {
  942. if (strcmp(np->name, "ata-4") == 0) {
  943. pmif->kind = controller_kl_ata4;
  944. d.port_ops = &pmac_ide_ata4_port_ops;
  945. d.udma_mask = ATA_UDMA4;
  946. } else
  947. pmif->kind = controller_kl_ata3;
  948. } else if (of_device_is_compatible(np, "heathrow-ata")) {
  949. pmif->kind = controller_heathrow;
  950. } else {
  951. pmif->kind = controller_ohare;
  952. pmif->broken_dma = 1;
  953. }
  954. bidp = of_get_property(np, "AAPL,bus-id", NULL);
  955. pmif->aapl_bus_id = bidp ? *bidp : 0;
  956. /* On Kauai-type controllers, we make sure the FCR is correct */
  957. if (pmif->kauai_fcr)
  958. writel(KAUAI_FCR_UATA_MAGIC |
  959. KAUAI_FCR_UATA_RESET_N |
  960. KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
  961. pmif->mediabay = 0;
  962. /* Make sure we have sane timings */
  963. sanitize_timings(pmif);
  964. host = ide_host_alloc(&d, hws, 1);
  965. if (host == NULL)
  966. return -ENOMEM;
  967. hwif = host->ports[0];
  968. #ifndef CONFIG_PPC64
  969. /* XXX FIXME: Media bay stuff need re-organizing */
  970. if (np->parent && np->parent->name
  971. && strcasecmp(np->parent->name, "media-bay") == 0) {
  972. #ifdef CONFIG_PMAC_MEDIABAY
  973. media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq,
  974. hwif);
  975. #endif /* CONFIG_PMAC_MEDIABAY */
  976. pmif->mediabay = 1;
  977. if (!bidp)
  978. pmif->aapl_bus_id = 1;
  979. } else if (pmif->kind == controller_ohare) {
  980. /* The code below is having trouble on some ohare machines
  981. * (timing related ?). Until I can put my hand on one of these
  982. * units, I keep the old way
  983. */
  984. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
  985. } else
  986. #endif
  987. {
  988. /* This is necessary to enable IDE when net-booting */
  989. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
  990. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
  991. msleep(10);
  992. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
  993. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  994. }
  995. printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
  996. "bus ID %d%s, irq %d\n", model_name[pmif->kind],
  997. pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
  998. pmif->mediabay ? " (mediabay)" : "", hw->irq);
  999. rc = ide_host_register(host, &d, hws);
  1000. if (rc) {
  1001. ide_host_free(host);
  1002. return rc;
  1003. }
  1004. return 0;
  1005. }
  1006. static void __devinit pmac_ide_init_ports(struct ide_hw *hw, unsigned long base)
  1007. {
  1008. int i;
  1009. for (i = 0; i < 8; ++i)
  1010. hw->io_ports_array[i] = base + i * 0x10;
  1011. hw->io_ports.ctl_addr = base + 0x160;
  1012. }
  1013. /*
  1014. * Attach to a macio probed interface
  1015. */
  1016. static int __devinit
  1017. pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1018. {
  1019. void __iomem *base;
  1020. unsigned long regbase;
  1021. pmac_ide_hwif_t *pmif;
  1022. int irq, rc;
  1023. struct ide_hw hw;
  1024. pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
  1025. if (pmif == NULL)
  1026. return -ENOMEM;
  1027. if (macio_resource_count(mdev) == 0) {
  1028. printk(KERN_WARNING "ide-pmac: no address for %s\n",
  1029. mdev->ofdev.node->full_name);
  1030. rc = -ENXIO;
  1031. goto out_free_pmif;
  1032. }
  1033. /* Request memory resource for IO ports */
  1034. if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
  1035. printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
  1036. "%s!\n", mdev->ofdev.node->full_name);
  1037. rc = -EBUSY;
  1038. goto out_free_pmif;
  1039. }
  1040. /* XXX This is bogus. Should be fixed in the registry by checking
  1041. * the kind of host interrupt controller, a bit like gatwick
  1042. * fixes in irq.c. That works well enough for the single case
  1043. * where that happens though...
  1044. */
  1045. if (macio_irq_count(mdev) == 0) {
  1046. printk(KERN_WARNING "ide-pmac: no intrs for device %s, using "
  1047. "13\n", mdev->ofdev.node->full_name);
  1048. irq = irq_create_mapping(NULL, 13);
  1049. } else
  1050. irq = macio_irq(mdev, 0);
  1051. base = ioremap(macio_resource_start(mdev, 0), 0x400);
  1052. regbase = (unsigned long) base;
  1053. pmif->mdev = mdev;
  1054. pmif->node = mdev->ofdev.node;
  1055. pmif->regbase = regbase;
  1056. pmif->irq = irq;
  1057. pmif->kauai_fcr = NULL;
  1058. if (macio_resource_count(mdev) >= 2) {
  1059. if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
  1060. printk(KERN_WARNING "ide-pmac: can't request DMA "
  1061. "resource for %s!\n",
  1062. mdev->ofdev.node->full_name);
  1063. else
  1064. pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
  1065. } else
  1066. pmif->dma_regs = NULL;
  1067. dev_set_drvdata(&mdev->ofdev.dev, pmif);
  1068. memset(&hw, 0, sizeof(hw));
  1069. pmac_ide_init_ports(&hw, pmif->regbase);
  1070. hw.irq = irq;
  1071. hw.dev = &mdev->bus->pdev->dev;
  1072. hw.parent = &mdev->ofdev.dev;
  1073. rc = pmac_ide_setup_device(pmif, &hw);
  1074. if (rc != 0) {
  1075. /* The inteface is released to the common IDE layer */
  1076. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1077. iounmap(base);
  1078. if (pmif->dma_regs) {
  1079. iounmap(pmif->dma_regs);
  1080. macio_release_resource(mdev, 1);
  1081. }
  1082. macio_release_resource(mdev, 0);
  1083. kfree(pmif);
  1084. }
  1085. return rc;
  1086. out_free_pmif:
  1087. kfree(pmif);
  1088. return rc;
  1089. }
  1090. static int
  1091. pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
  1092. {
  1093. pmac_ide_hwif_t *pmif =
  1094. (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1095. int rc = 0;
  1096. if (mesg.event != mdev->ofdev.dev.power.power_state.event
  1097. && (mesg.event & PM_EVENT_SLEEP)) {
  1098. rc = pmac_ide_do_suspend(pmif);
  1099. if (rc == 0)
  1100. mdev->ofdev.dev.power.power_state = mesg;
  1101. }
  1102. return rc;
  1103. }
  1104. static int
  1105. pmac_ide_macio_resume(struct macio_dev *mdev)
  1106. {
  1107. pmac_ide_hwif_t *pmif =
  1108. (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1109. int rc = 0;
  1110. if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
  1111. rc = pmac_ide_do_resume(pmif);
  1112. if (rc == 0)
  1113. mdev->ofdev.dev.power.power_state = PMSG_ON;
  1114. }
  1115. return rc;
  1116. }
  1117. /*
  1118. * Attach to a PCI probed interface
  1119. */
  1120. static int __devinit
  1121. pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
  1122. {
  1123. struct device_node *np;
  1124. pmac_ide_hwif_t *pmif;
  1125. void __iomem *base;
  1126. unsigned long rbase, rlen;
  1127. int rc;
  1128. struct ide_hw hw;
  1129. np = pci_device_to_OF_node(pdev);
  1130. if (np == NULL) {
  1131. printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
  1132. return -ENODEV;
  1133. }
  1134. pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
  1135. if (pmif == NULL)
  1136. return -ENOMEM;
  1137. if (pci_enable_device(pdev)) {
  1138. printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
  1139. "%s\n", np->full_name);
  1140. rc = -ENXIO;
  1141. goto out_free_pmif;
  1142. }
  1143. pci_set_master(pdev);
  1144. if (pci_request_regions(pdev, "Kauai ATA")) {
  1145. printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
  1146. "%s\n", np->full_name);
  1147. rc = -ENXIO;
  1148. goto out_free_pmif;
  1149. }
  1150. pmif->mdev = NULL;
  1151. pmif->node = np;
  1152. rbase = pci_resource_start(pdev, 0);
  1153. rlen = pci_resource_len(pdev, 0);
  1154. base = ioremap(rbase, rlen);
  1155. pmif->regbase = (unsigned long) base + 0x2000;
  1156. pmif->dma_regs = base + 0x1000;
  1157. pmif->kauai_fcr = base;
  1158. pmif->irq = pdev->irq;
  1159. pci_set_drvdata(pdev, pmif);
  1160. memset(&hw, 0, sizeof(hw));
  1161. pmac_ide_init_ports(&hw, pmif->regbase);
  1162. hw.irq = pdev->irq;
  1163. hw.dev = &pdev->dev;
  1164. rc = pmac_ide_setup_device(pmif, &hw);
  1165. if (rc != 0) {
  1166. /* The inteface is released to the common IDE layer */
  1167. pci_set_drvdata(pdev, NULL);
  1168. iounmap(base);
  1169. pci_release_regions(pdev);
  1170. kfree(pmif);
  1171. }
  1172. return rc;
  1173. out_free_pmif:
  1174. kfree(pmif);
  1175. return rc;
  1176. }
  1177. static int
  1178. pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1179. {
  1180. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
  1181. int rc = 0;
  1182. if (mesg.event != pdev->dev.power.power_state.event
  1183. && (mesg.event & PM_EVENT_SLEEP)) {
  1184. rc = pmac_ide_do_suspend(pmif);
  1185. if (rc == 0)
  1186. pdev->dev.power.power_state = mesg;
  1187. }
  1188. return rc;
  1189. }
  1190. static int
  1191. pmac_ide_pci_resume(struct pci_dev *pdev)
  1192. {
  1193. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
  1194. int rc = 0;
  1195. if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
  1196. rc = pmac_ide_do_resume(pmif);
  1197. if (rc == 0)
  1198. pdev->dev.power.power_state = PMSG_ON;
  1199. }
  1200. return rc;
  1201. }
  1202. static struct of_device_id pmac_ide_macio_match[] =
  1203. {
  1204. {
  1205. .name = "IDE",
  1206. },
  1207. {
  1208. .name = "ATA",
  1209. },
  1210. {
  1211. .type = "ide",
  1212. },
  1213. {
  1214. .type = "ata",
  1215. },
  1216. {},
  1217. };
  1218. static struct macio_driver pmac_ide_macio_driver =
  1219. {
  1220. .name = "ide-pmac",
  1221. .match_table = pmac_ide_macio_match,
  1222. .probe = pmac_ide_macio_attach,
  1223. .suspend = pmac_ide_macio_suspend,
  1224. .resume = pmac_ide_macio_resume,
  1225. };
  1226. static const struct pci_device_id pmac_ide_pci_match[] = {
  1227. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
  1228. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
  1229. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
  1230. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
  1231. { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
  1232. {},
  1233. };
  1234. static struct pci_driver pmac_ide_pci_driver = {
  1235. .name = "ide-pmac",
  1236. .id_table = pmac_ide_pci_match,
  1237. .probe = pmac_ide_pci_attach,
  1238. .suspend = pmac_ide_pci_suspend,
  1239. .resume = pmac_ide_pci_resume,
  1240. };
  1241. MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
  1242. int __init pmac_ide_probe(void)
  1243. {
  1244. int error;
  1245. if (!machine_is(powermac))
  1246. return -ENODEV;
  1247. #ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
  1248. error = pci_register_driver(&pmac_ide_pci_driver);
  1249. if (error)
  1250. goto out;
  1251. error = macio_register_driver(&pmac_ide_macio_driver);
  1252. if (error) {
  1253. pci_unregister_driver(&pmac_ide_pci_driver);
  1254. goto out;
  1255. }
  1256. #else
  1257. error = macio_register_driver(&pmac_ide_macio_driver);
  1258. if (error)
  1259. goto out;
  1260. error = pci_register_driver(&pmac_ide_pci_driver);
  1261. if (error) {
  1262. macio_unregister_driver(&pmac_ide_macio_driver);
  1263. goto out;
  1264. }
  1265. #endif
  1266. out:
  1267. return error;
  1268. }
  1269. /*
  1270. * pmac_ide_build_dmatable builds the DBDMA command list
  1271. * for a transfer and sets the DBDMA channel to point to it.
  1272. */
  1273. static int pmac_ide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
  1274. {
  1275. ide_hwif_t *hwif = drive->hwif;
  1276. pmac_ide_hwif_t *pmif =
  1277. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1278. struct dbdma_cmd *table;
  1279. volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
  1280. struct scatterlist *sg;
  1281. int wr = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
  1282. int i = cmd->sg_nents, count = 0;
  1283. /* DMA table is already aligned */
  1284. table = (struct dbdma_cmd *) pmif->dma_table_cpu;
  1285. /* Make sure DMA controller is stopped (necessary ?) */
  1286. writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
  1287. while (readl(&dma->status) & RUN)
  1288. udelay(1);
  1289. /* Build DBDMA commands list */
  1290. sg = hwif->sg_table;
  1291. while (i && sg_dma_len(sg)) {
  1292. u32 cur_addr;
  1293. u32 cur_len;
  1294. cur_addr = sg_dma_address(sg);
  1295. cur_len = sg_dma_len(sg);
  1296. if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
  1297. if (pmif->broken_dma_warn == 0) {
  1298. printk(KERN_WARNING "%s: DMA on non aligned address, "
  1299. "switching to PIO on Ohare chipset\n", drive->name);
  1300. pmif->broken_dma_warn = 1;
  1301. }
  1302. return 0;
  1303. }
  1304. while (cur_len) {
  1305. unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
  1306. if (count++ >= MAX_DCMDS) {
  1307. printk(KERN_WARNING "%s: DMA table too small\n",
  1308. drive->name);
  1309. return 0;
  1310. }
  1311. st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
  1312. st_le16(&table->req_count, tc);
  1313. st_le32(&table->phy_addr, cur_addr);
  1314. table->cmd_dep = 0;
  1315. table->xfer_status = 0;
  1316. table->res_count = 0;
  1317. cur_addr += tc;
  1318. cur_len -= tc;
  1319. ++table;
  1320. }
  1321. sg = sg_next(sg);
  1322. i--;
  1323. }
  1324. /* convert the last command to an input/output last command */
  1325. if (count) {
  1326. st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
  1327. /* add the stop command to the end of the list */
  1328. memset(table, 0, sizeof(struct dbdma_cmd));
  1329. st_le16(&table->command, DBDMA_STOP);
  1330. mb();
  1331. writel(hwif->dmatable_dma, &dma->cmdptr);
  1332. return 1;
  1333. }
  1334. printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
  1335. return 0; /* revert to PIO for this request */
  1336. }
  1337. /*
  1338. * Prepare a DMA transfer. We build the DMA table, adjust the timings for
  1339. * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
  1340. */
  1341. static int pmac_ide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
  1342. {
  1343. ide_hwif_t *hwif = drive->hwif;
  1344. pmac_ide_hwif_t *pmif =
  1345. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1346. u8 unit = drive->dn & 1, ata4 = (pmif->kind == controller_kl_ata4);
  1347. u8 write = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
  1348. if (pmac_ide_build_dmatable(drive, cmd) == 0)
  1349. return 1;
  1350. /* Apple adds 60ns to wrDataSetup on reads */
  1351. if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
  1352. writel(pmif->timings[unit] + (write ? 0 : 0x00800000UL),
  1353. PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1354. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1355. }
  1356. return 0;
  1357. }
  1358. /*
  1359. * Kick the DMA controller into life after the DMA command has been issued
  1360. * to the drive.
  1361. */
  1362. static void
  1363. pmac_ide_dma_start(ide_drive_t *drive)
  1364. {
  1365. ide_hwif_t *hwif = drive->hwif;
  1366. pmac_ide_hwif_t *pmif =
  1367. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1368. volatile struct dbdma_regs __iomem *dma;
  1369. dma = pmif->dma_regs;
  1370. writel((RUN << 16) | RUN, &dma->control);
  1371. /* Make sure it gets to the controller right now */
  1372. (void)readl(&dma->control);
  1373. }
  1374. /*
  1375. * After a DMA transfer, make sure the controller is stopped
  1376. */
  1377. static int
  1378. pmac_ide_dma_end (ide_drive_t *drive)
  1379. {
  1380. ide_hwif_t *hwif = drive->hwif;
  1381. pmac_ide_hwif_t *pmif =
  1382. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1383. volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
  1384. u32 dstat;
  1385. dstat = readl(&dma->status);
  1386. writel(((RUN|WAKE|DEAD) << 16), &dma->control);
  1387. /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
  1388. * in theory, but with ATAPI decices doing buffer underruns, that would
  1389. * cause us to disable DMA, which isn't what we want
  1390. */
  1391. return (dstat & (RUN|DEAD)) != RUN;
  1392. }
  1393. /*
  1394. * Check out that the interrupt we got was for us. We can't always know this
  1395. * for sure with those Apple interfaces (well, we could on the recent ones but
  1396. * that's not implemented yet), on the other hand, we don't have shared interrupts
  1397. * so it's not really a problem
  1398. */
  1399. static int
  1400. pmac_ide_dma_test_irq (ide_drive_t *drive)
  1401. {
  1402. ide_hwif_t *hwif = drive->hwif;
  1403. pmac_ide_hwif_t *pmif =
  1404. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1405. volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
  1406. unsigned long status, timeout;
  1407. /* We have to things to deal with here:
  1408. *
  1409. * - The dbdma won't stop if the command was started
  1410. * but completed with an error without transferring all
  1411. * datas. This happens when bad blocks are met during
  1412. * a multi-block transfer.
  1413. *
  1414. * - The dbdma fifo hasn't yet finished flushing to
  1415. * to system memory when the disk interrupt occurs.
  1416. *
  1417. */
  1418. /* If ACTIVE is cleared, the STOP command have passed and
  1419. * transfer is complete.
  1420. */
  1421. status = readl(&dma->status);
  1422. if (!(status & ACTIVE))
  1423. return 1;
  1424. /* If dbdma didn't execute the STOP command yet, the
  1425. * active bit is still set. We consider that we aren't
  1426. * sharing interrupts (which is hopefully the case with
  1427. * those controllers) and so we just try to flush the
  1428. * channel for pending data in the fifo
  1429. */
  1430. udelay(1);
  1431. writel((FLUSH << 16) | FLUSH, &dma->control);
  1432. timeout = 0;
  1433. for (;;) {
  1434. udelay(1);
  1435. status = readl(&dma->status);
  1436. if ((status & FLUSH) == 0)
  1437. break;
  1438. if (++timeout > 100) {
  1439. printk(KERN_WARNING "ide%d, ide_dma_test_irq \
  1440. timeout flushing channel\n", hwif->index);
  1441. break;
  1442. }
  1443. }
  1444. return 1;
  1445. }
  1446. static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
  1447. {
  1448. }
  1449. static void
  1450. pmac_ide_dma_lost_irq (ide_drive_t *drive)
  1451. {
  1452. ide_hwif_t *hwif = drive->hwif;
  1453. pmac_ide_hwif_t *pmif =
  1454. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1455. volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
  1456. unsigned long status = readl(&dma->status);
  1457. printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
  1458. }
  1459. static const struct ide_dma_ops pmac_dma_ops = {
  1460. .dma_host_set = pmac_ide_dma_host_set,
  1461. .dma_setup = pmac_ide_dma_setup,
  1462. .dma_start = pmac_ide_dma_start,
  1463. .dma_end = pmac_ide_dma_end,
  1464. .dma_test_irq = pmac_ide_dma_test_irq,
  1465. .dma_lost_irq = pmac_ide_dma_lost_irq,
  1466. };
  1467. /*
  1468. * Allocate the data structures needed for using DMA with an interface
  1469. * and fill the proper list of functions pointers
  1470. */
  1471. static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
  1472. const struct ide_port_info *d)
  1473. {
  1474. pmac_ide_hwif_t *pmif =
  1475. (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
  1476. struct pci_dev *dev = to_pci_dev(hwif->dev);
  1477. /* We won't need pci_dev if we switch to generic consistent
  1478. * DMA routines ...
  1479. */
  1480. if (dev == NULL || pmif->dma_regs == 0)
  1481. return -ENODEV;
  1482. /*
  1483. * Allocate space for the DBDMA commands.
  1484. * The +2 is +1 for the stop command and +1 to allow for
  1485. * aligning the start address to a multiple of 16 bytes.
  1486. */
  1487. pmif->dma_table_cpu = pci_alloc_consistent(
  1488. dev,
  1489. (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
  1490. &hwif->dmatable_dma);
  1491. if (pmif->dma_table_cpu == NULL) {
  1492. printk(KERN_ERR "%s: unable to allocate DMA command list\n",
  1493. hwif->name);
  1494. return -ENOMEM;
  1495. }
  1496. hwif->sg_max_nents = MAX_DCMDS;
  1497. return 0;
  1498. }
  1499. module_init(pmac_ide_probe);
  1500. MODULE_LICENSE("GPL");