i2c-s3c2410.c 22 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /* linux/drivers/i2c/busses/i2c-s3c2410.c
  2. *
  3. * Copyright (C) 2004,2005,2009 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C2410 I2C Controller
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/i2c.h>
  25. #include <linux/i2c-id.h>
  26. #include <linux/init.h>
  27. #include <linux/time.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/delay.h>
  30. #include <linux/errno.h>
  31. #include <linux/err.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/clk.h>
  34. #include <linux/cpufreq.h>
  35. #include <asm/irq.h>
  36. #include <asm/io.h>
  37. #include <plat/regs-iic.h>
  38. #include <plat/iic.h>
  39. /* i2c controller state */
  40. enum s3c24xx_i2c_state {
  41. STATE_IDLE,
  42. STATE_START,
  43. STATE_READ,
  44. STATE_WRITE,
  45. STATE_STOP
  46. };
  47. enum s3c24xx_i2c_type {
  48. TYPE_S3C2410,
  49. TYPE_S3C2440,
  50. };
  51. struct s3c24xx_i2c {
  52. spinlock_t lock;
  53. wait_queue_head_t wait;
  54. unsigned int suspended:1;
  55. struct i2c_msg *msg;
  56. unsigned int msg_num;
  57. unsigned int msg_idx;
  58. unsigned int msg_ptr;
  59. unsigned int tx_setup;
  60. unsigned int irq;
  61. enum s3c24xx_i2c_state state;
  62. unsigned long clkrate;
  63. void __iomem *regs;
  64. struct clk *clk;
  65. struct device *dev;
  66. struct resource *ioarea;
  67. struct i2c_adapter adap;
  68. #ifdef CONFIG_CPU_FREQ
  69. struct notifier_block freq_transition;
  70. #endif
  71. };
  72. /* default platform data removed, dev should always carry data. */
  73. /* s3c24xx_i2c_is2440()
  74. *
  75. * return true is this is an s3c2440
  76. */
  77. static inline int s3c24xx_i2c_is2440(struct s3c24xx_i2c *i2c)
  78. {
  79. struct platform_device *pdev = to_platform_device(i2c->dev);
  80. enum s3c24xx_i2c_type type;
  81. type = platform_get_device_id(pdev)->driver_data;
  82. return type == TYPE_S3C2440;
  83. }
  84. /* s3c24xx_i2c_master_complete
  85. *
  86. * complete the message and wake up the caller, using the given return code,
  87. * or zero to mean ok.
  88. */
  89. static inline void s3c24xx_i2c_master_complete(struct s3c24xx_i2c *i2c, int ret)
  90. {
  91. dev_dbg(i2c->dev, "master_complete %d\n", ret);
  92. i2c->msg_ptr = 0;
  93. i2c->msg = NULL;
  94. i2c->msg_idx++;
  95. i2c->msg_num = 0;
  96. if (ret)
  97. i2c->msg_idx = ret;
  98. wake_up(&i2c->wait);
  99. }
  100. static inline void s3c24xx_i2c_disable_ack(struct s3c24xx_i2c *i2c)
  101. {
  102. unsigned long tmp;
  103. tmp = readl(i2c->regs + S3C2410_IICCON);
  104. writel(tmp & ~S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
  105. }
  106. static inline void s3c24xx_i2c_enable_ack(struct s3c24xx_i2c *i2c)
  107. {
  108. unsigned long tmp;
  109. tmp = readl(i2c->regs + S3C2410_IICCON);
  110. writel(tmp | S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
  111. }
  112. /* irq enable/disable functions */
  113. static inline void s3c24xx_i2c_disable_irq(struct s3c24xx_i2c *i2c)
  114. {
  115. unsigned long tmp;
  116. tmp = readl(i2c->regs + S3C2410_IICCON);
  117. writel(tmp & ~S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
  118. }
  119. static inline void s3c24xx_i2c_enable_irq(struct s3c24xx_i2c *i2c)
  120. {
  121. unsigned long tmp;
  122. tmp = readl(i2c->regs + S3C2410_IICCON);
  123. writel(tmp | S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
  124. }
  125. /* s3c24xx_i2c_message_start
  126. *
  127. * put the start of a message onto the bus
  128. */
  129. static void s3c24xx_i2c_message_start(struct s3c24xx_i2c *i2c,
  130. struct i2c_msg *msg)
  131. {
  132. unsigned int addr = (msg->addr & 0x7f) << 1;
  133. unsigned long stat;
  134. unsigned long iiccon;
  135. stat = 0;
  136. stat |= S3C2410_IICSTAT_TXRXEN;
  137. if (msg->flags & I2C_M_RD) {
  138. stat |= S3C2410_IICSTAT_MASTER_RX;
  139. addr |= 1;
  140. } else
  141. stat |= S3C2410_IICSTAT_MASTER_TX;
  142. if (msg->flags & I2C_M_REV_DIR_ADDR)
  143. addr ^= 1;
  144. /* todo - check for wether ack wanted or not */
  145. s3c24xx_i2c_enable_ack(i2c);
  146. iiccon = readl(i2c->regs + S3C2410_IICCON);
  147. writel(stat, i2c->regs + S3C2410_IICSTAT);
  148. dev_dbg(i2c->dev, "START: %08lx to IICSTAT, %02x to DS\n", stat, addr);
  149. writeb(addr, i2c->regs + S3C2410_IICDS);
  150. /* delay here to ensure the data byte has gotten onto the bus
  151. * before the transaction is started */
  152. ndelay(i2c->tx_setup);
  153. dev_dbg(i2c->dev, "iiccon, %08lx\n", iiccon);
  154. writel(iiccon, i2c->regs + S3C2410_IICCON);
  155. stat |= S3C2410_IICSTAT_START;
  156. writel(stat, i2c->regs + S3C2410_IICSTAT);
  157. }
  158. static inline void s3c24xx_i2c_stop(struct s3c24xx_i2c *i2c, int ret)
  159. {
  160. unsigned long iicstat = readl(i2c->regs + S3C2410_IICSTAT);
  161. dev_dbg(i2c->dev, "STOP\n");
  162. /* stop the transfer */
  163. iicstat &= ~S3C2410_IICSTAT_START;
  164. writel(iicstat, i2c->regs + S3C2410_IICSTAT);
  165. i2c->state = STATE_STOP;
  166. s3c24xx_i2c_master_complete(i2c, ret);
  167. s3c24xx_i2c_disable_irq(i2c);
  168. }
  169. /* helper functions to determine the current state in the set of
  170. * messages we are sending */
  171. /* is_lastmsg()
  172. *
  173. * returns TRUE if the current message is the last in the set
  174. */
  175. static inline int is_lastmsg(struct s3c24xx_i2c *i2c)
  176. {
  177. return i2c->msg_idx >= (i2c->msg_num - 1);
  178. }
  179. /* is_msglast
  180. *
  181. * returns TRUE if we this is the last byte in the current message
  182. */
  183. static inline int is_msglast(struct s3c24xx_i2c *i2c)
  184. {
  185. return i2c->msg_ptr == i2c->msg->len-1;
  186. }
  187. /* is_msgend
  188. *
  189. * returns TRUE if we reached the end of the current message
  190. */
  191. static inline int is_msgend(struct s3c24xx_i2c *i2c)
  192. {
  193. return i2c->msg_ptr >= i2c->msg->len;
  194. }
  195. /* i2s_s3c_irq_nextbyte
  196. *
  197. * process an interrupt and work out what to do
  198. */
  199. static int i2s_s3c_irq_nextbyte(struct s3c24xx_i2c *i2c, unsigned long iicstat)
  200. {
  201. unsigned long tmp;
  202. unsigned char byte;
  203. int ret = 0;
  204. switch (i2c->state) {
  205. case STATE_IDLE:
  206. dev_err(i2c->dev, "%s: called in STATE_IDLE\n", __func__);
  207. goto out;
  208. break;
  209. case STATE_STOP:
  210. dev_err(i2c->dev, "%s: called in STATE_STOP\n", __func__);
  211. s3c24xx_i2c_disable_irq(i2c);
  212. goto out_ack;
  213. case STATE_START:
  214. /* last thing we did was send a start condition on the
  215. * bus, or started a new i2c message
  216. */
  217. if (iicstat & S3C2410_IICSTAT_LASTBIT &&
  218. !(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
  219. /* ack was not received... */
  220. dev_dbg(i2c->dev, "ack was not received\n");
  221. s3c24xx_i2c_stop(i2c, -ENXIO);
  222. goto out_ack;
  223. }
  224. if (i2c->msg->flags & I2C_M_RD)
  225. i2c->state = STATE_READ;
  226. else
  227. i2c->state = STATE_WRITE;
  228. /* terminate the transfer if there is nothing to do
  229. * as this is used by the i2c probe to find devices. */
  230. if (is_lastmsg(i2c) && i2c->msg->len == 0) {
  231. s3c24xx_i2c_stop(i2c, 0);
  232. goto out_ack;
  233. }
  234. if (i2c->state == STATE_READ)
  235. goto prepare_read;
  236. /* fall through to the write state, as we will need to
  237. * send a byte as well */
  238. case STATE_WRITE:
  239. /* we are writing data to the device... check for the
  240. * end of the message, and if so, work out what to do
  241. */
  242. if (!(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
  243. if (iicstat & S3C2410_IICSTAT_LASTBIT) {
  244. dev_dbg(i2c->dev, "WRITE: No Ack\n");
  245. s3c24xx_i2c_stop(i2c, -ECONNREFUSED);
  246. goto out_ack;
  247. }
  248. }
  249. retry_write:
  250. if (!is_msgend(i2c)) {
  251. byte = i2c->msg->buf[i2c->msg_ptr++];
  252. writeb(byte, i2c->regs + S3C2410_IICDS);
  253. /* delay after writing the byte to allow the
  254. * data setup time on the bus, as writing the
  255. * data to the register causes the first bit
  256. * to appear on SDA, and SCL will change as
  257. * soon as the interrupt is acknowledged */
  258. ndelay(i2c->tx_setup);
  259. } else if (!is_lastmsg(i2c)) {
  260. /* we need to go to the next i2c message */
  261. dev_dbg(i2c->dev, "WRITE: Next Message\n");
  262. i2c->msg_ptr = 0;
  263. i2c->msg_idx++;
  264. i2c->msg++;
  265. /* check to see if we need to do another message */
  266. if (i2c->msg->flags & I2C_M_NOSTART) {
  267. if (i2c->msg->flags & I2C_M_RD) {
  268. /* cannot do this, the controller
  269. * forces us to send a new START
  270. * when we change direction */
  271. s3c24xx_i2c_stop(i2c, -EINVAL);
  272. }
  273. goto retry_write;
  274. } else {
  275. /* send the new start */
  276. s3c24xx_i2c_message_start(i2c, i2c->msg);
  277. i2c->state = STATE_START;
  278. }
  279. } else {
  280. /* send stop */
  281. s3c24xx_i2c_stop(i2c, 0);
  282. }
  283. break;
  284. case STATE_READ:
  285. /* we have a byte of data in the data register, do
  286. * something with it, and then work out wether we are
  287. * going to do any more read/write
  288. */
  289. byte = readb(i2c->regs + S3C2410_IICDS);
  290. i2c->msg->buf[i2c->msg_ptr++] = byte;
  291. prepare_read:
  292. if (is_msglast(i2c)) {
  293. /* last byte of buffer */
  294. if (is_lastmsg(i2c))
  295. s3c24xx_i2c_disable_ack(i2c);
  296. } else if (is_msgend(i2c)) {
  297. /* ok, we've read the entire buffer, see if there
  298. * is anything else we need to do */
  299. if (is_lastmsg(i2c)) {
  300. /* last message, send stop and complete */
  301. dev_dbg(i2c->dev, "READ: Send Stop\n");
  302. s3c24xx_i2c_stop(i2c, 0);
  303. } else {
  304. /* go to the next transfer */
  305. dev_dbg(i2c->dev, "READ: Next Transfer\n");
  306. i2c->msg_ptr = 0;
  307. i2c->msg_idx++;
  308. i2c->msg++;
  309. }
  310. }
  311. break;
  312. }
  313. /* acknowlegde the IRQ and get back on with the work */
  314. out_ack:
  315. tmp = readl(i2c->regs + S3C2410_IICCON);
  316. tmp &= ~S3C2410_IICCON_IRQPEND;
  317. writel(tmp, i2c->regs + S3C2410_IICCON);
  318. out:
  319. return ret;
  320. }
  321. /* s3c24xx_i2c_irq
  322. *
  323. * top level IRQ servicing routine
  324. */
  325. static irqreturn_t s3c24xx_i2c_irq(int irqno, void *dev_id)
  326. {
  327. struct s3c24xx_i2c *i2c = dev_id;
  328. unsigned long status;
  329. unsigned long tmp;
  330. status = readl(i2c->regs + S3C2410_IICSTAT);
  331. if (status & S3C2410_IICSTAT_ARBITR) {
  332. /* deal with arbitration loss */
  333. dev_err(i2c->dev, "deal with arbitration loss\n");
  334. }
  335. if (i2c->state == STATE_IDLE) {
  336. dev_dbg(i2c->dev, "IRQ: error i2c->state == IDLE\n");
  337. tmp = readl(i2c->regs + S3C2410_IICCON);
  338. tmp &= ~S3C2410_IICCON_IRQPEND;
  339. writel(tmp, i2c->regs + S3C2410_IICCON);
  340. goto out;
  341. }
  342. /* pretty much this leaves us with the fact that we've
  343. * transmitted or received whatever byte we last sent */
  344. i2s_s3c_irq_nextbyte(i2c, status);
  345. out:
  346. return IRQ_HANDLED;
  347. }
  348. /* s3c24xx_i2c_set_master
  349. *
  350. * get the i2c bus for a master transaction
  351. */
  352. static int s3c24xx_i2c_set_master(struct s3c24xx_i2c *i2c)
  353. {
  354. unsigned long iicstat;
  355. int timeout = 400;
  356. while (timeout-- > 0) {
  357. iicstat = readl(i2c->regs + S3C2410_IICSTAT);
  358. if (!(iicstat & S3C2410_IICSTAT_BUSBUSY))
  359. return 0;
  360. msleep(1);
  361. }
  362. return -ETIMEDOUT;
  363. }
  364. /* s3c24xx_i2c_doxfer
  365. *
  366. * this starts an i2c transfer
  367. */
  368. static int s3c24xx_i2c_doxfer(struct s3c24xx_i2c *i2c,
  369. struct i2c_msg *msgs, int num)
  370. {
  371. unsigned long timeout;
  372. int ret;
  373. if (i2c->suspended)
  374. return -EIO;
  375. ret = s3c24xx_i2c_set_master(i2c);
  376. if (ret != 0) {
  377. dev_err(i2c->dev, "cannot get bus (error %d)\n", ret);
  378. ret = -EAGAIN;
  379. goto out;
  380. }
  381. spin_lock_irq(&i2c->lock);
  382. i2c->msg = msgs;
  383. i2c->msg_num = num;
  384. i2c->msg_ptr = 0;
  385. i2c->msg_idx = 0;
  386. i2c->state = STATE_START;
  387. s3c24xx_i2c_enable_irq(i2c);
  388. s3c24xx_i2c_message_start(i2c, msgs);
  389. spin_unlock_irq(&i2c->lock);
  390. timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
  391. ret = i2c->msg_idx;
  392. /* having these next two as dev_err() makes life very
  393. * noisy when doing an i2cdetect */
  394. if (timeout == 0)
  395. dev_dbg(i2c->dev, "timeout\n");
  396. else if (ret != num)
  397. dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
  398. /* ensure the stop has been through the bus */
  399. msleep(1);
  400. out:
  401. return ret;
  402. }
  403. /* s3c24xx_i2c_xfer
  404. *
  405. * first port of call from the i2c bus code when an message needs
  406. * transferring across the i2c bus.
  407. */
  408. static int s3c24xx_i2c_xfer(struct i2c_adapter *adap,
  409. struct i2c_msg *msgs, int num)
  410. {
  411. struct s3c24xx_i2c *i2c = (struct s3c24xx_i2c *)adap->algo_data;
  412. int retry;
  413. int ret;
  414. for (retry = 0; retry < adap->retries; retry++) {
  415. ret = s3c24xx_i2c_doxfer(i2c, msgs, num);
  416. if (ret != -EAGAIN)
  417. return ret;
  418. dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
  419. udelay(100);
  420. }
  421. return -EREMOTEIO;
  422. }
  423. /* declare our i2c functionality */
  424. static u32 s3c24xx_i2c_func(struct i2c_adapter *adap)
  425. {
  426. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
  427. }
  428. /* i2c bus registration info */
  429. static const struct i2c_algorithm s3c24xx_i2c_algorithm = {
  430. .master_xfer = s3c24xx_i2c_xfer,
  431. .functionality = s3c24xx_i2c_func,
  432. };
  433. /* s3c24xx_i2c_calcdivisor
  434. *
  435. * return the divisor settings for a given frequency
  436. */
  437. static int s3c24xx_i2c_calcdivisor(unsigned long clkin, unsigned int wanted,
  438. unsigned int *div1, unsigned int *divs)
  439. {
  440. unsigned int calc_divs = clkin / wanted;
  441. unsigned int calc_div1;
  442. if (calc_divs > (16*16))
  443. calc_div1 = 512;
  444. else
  445. calc_div1 = 16;
  446. calc_divs += calc_div1-1;
  447. calc_divs /= calc_div1;
  448. if (calc_divs == 0)
  449. calc_divs = 1;
  450. if (calc_divs > 17)
  451. calc_divs = 17;
  452. *divs = calc_divs;
  453. *div1 = calc_div1;
  454. return clkin / (calc_divs * calc_div1);
  455. }
  456. /* s3c24xx_i2c_clockrate
  457. *
  458. * work out a divisor for the user requested frequency setting,
  459. * either by the requested frequency, or scanning the acceptable
  460. * range of frequencies until something is found
  461. */
  462. static int s3c24xx_i2c_clockrate(struct s3c24xx_i2c *i2c, unsigned int *got)
  463. {
  464. struct s3c2410_platform_i2c *pdata = i2c->dev->platform_data;
  465. unsigned long clkin = clk_get_rate(i2c->clk);
  466. unsigned int divs, div1;
  467. unsigned long target_frequency;
  468. u32 iiccon;
  469. int freq;
  470. i2c->clkrate = clkin;
  471. clkin /= 1000; /* clkin now in KHz */
  472. dev_dbg(i2c->dev, "pdata desired frequency %lu\n", pdata->frequency);
  473. target_frequency = pdata->frequency ? pdata->frequency : 100000;
  474. target_frequency /= 1000; /* Target frequency now in KHz */
  475. freq = s3c24xx_i2c_calcdivisor(clkin, target_frequency, &div1, &divs);
  476. if (freq > target_frequency) {
  477. dev_err(i2c->dev,
  478. "Unable to achieve desired frequency %luKHz." \
  479. " Lowest achievable %dKHz\n", target_frequency, freq);
  480. return -EINVAL;
  481. }
  482. *got = freq;
  483. iiccon = readl(i2c->regs + S3C2410_IICCON);
  484. iiccon &= ~(S3C2410_IICCON_SCALEMASK | S3C2410_IICCON_TXDIV_512);
  485. iiccon |= (divs-1);
  486. if (div1 == 512)
  487. iiccon |= S3C2410_IICCON_TXDIV_512;
  488. writel(iiccon, i2c->regs + S3C2410_IICCON);
  489. if (s3c24xx_i2c_is2440(i2c)) {
  490. unsigned long sda_delay;
  491. if (pdata->sda_delay) {
  492. sda_delay = (freq / 1000) * pdata->sda_delay;
  493. sda_delay /= 1000000;
  494. sda_delay = DIV_ROUND_UP(sda_delay, 5);
  495. if (sda_delay > 3)
  496. sda_delay = 3;
  497. sda_delay |= S3C2410_IICLC_FILTER_ON;
  498. } else
  499. sda_delay = 0;
  500. dev_dbg(i2c->dev, "IICLC=%08lx\n", sda_delay);
  501. writel(sda_delay, i2c->regs + S3C2440_IICLC);
  502. }
  503. return 0;
  504. }
  505. #ifdef CONFIG_CPU_FREQ
  506. #define freq_to_i2c(_n) container_of(_n, struct s3c24xx_i2c, freq_transition)
  507. static int s3c24xx_i2c_cpufreq_transition(struct notifier_block *nb,
  508. unsigned long val, void *data)
  509. {
  510. struct s3c24xx_i2c *i2c = freq_to_i2c(nb);
  511. unsigned long flags;
  512. unsigned int got;
  513. int delta_f;
  514. int ret;
  515. delta_f = clk_get_rate(i2c->clk) - i2c->clkrate;
  516. /* if we're post-change and the input clock has slowed down
  517. * or at pre-change and the clock is about to speed up, then
  518. * adjust our clock rate. <0 is slow, >0 speedup.
  519. */
  520. if ((val == CPUFREQ_POSTCHANGE && delta_f < 0) ||
  521. (val == CPUFREQ_PRECHANGE && delta_f > 0)) {
  522. spin_lock_irqsave(&i2c->lock, flags);
  523. ret = s3c24xx_i2c_clockrate(i2c, &got);
  524. spin_unlock_irqrestore(&i2c->lock, flags);
  525. if (ret < 0)
  526. dev_err(i2c->dev, "cannot find frequency\n");
  527. else
  528. dev_info(i2c->dev, "setting freq %d\n", got);
  529. }
  530. return 0;
  531. }
  532. static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
  533. {
  534. i2c->freq_transition.notifier_call = s3c24xx_i2c_cpufreq_transition;
  535. return cpufreq_register_notifier(&i2c->freq_transition,
  536. CPUFREQ_TRANSITION_NOTIFIER);
  537. }
  538. static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
  539. {
  540. cpufreq_unregister_notifier(&i2c->freq_transition,
  541. CPUFREQ_TRANSITION_NOTIFIER);
  542. }
  543. #else
  544. static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
  545. {
  546. return 0;
  547. }
  548. static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
  549. {
  550. }
  551. #endif
  552. /* s3c24xx_i2c_init
  553. *
  554. * initialise the controller, set the IO lines and frequency
  555. */
  556. static int s3c24xx_i2c_init(struct s3c24xx_i2c *i2c)
  557. {
  558. unsigned long iicon = S3C2410_IICCON_IRQEN | S3C2410_IICCON_ACKEN;
  559. struct s3c2410_platform_i2c *pdata;
  560. unsigned int freq;
  561. /* get the plafrom data */
  562. pdata = i2c->dev->platform_data;
  563. /* inititalise the gpio */
  564. if (pdata->cfg_gpio)
  565. pdata->cfg_gpio(to_platform_device(i2c->dev));
  566. /* write slave address */
  567. writeb(pdata->slave_addr, i2c->regs + S3C2410_IICADD);
  568. dev_info(i2c->dev, "slave address 0x%02x\n", pdata->slave_addr);
  569. writel(iicon, i2c->regs + S3C2410_IICCON);
  570. /* we need to work out the divisors for the clock... */
  571. if (s3c24xx_i2c_clockrate(i2c, &freq) != 0) {
  572. writel(0, i2c->regs + S3C2410_IICCON);
  573. dev_err(i2c->dev, "cannot meet bus frequency required\n");
  574. return -EINVAL;
  575. }
  576. /* todo - check that the i2c lines aren't being dragged anywhere */
  577. dev_info(i2c->dev, "bus frequency set to %d KHz\n", freq);
  578. dev_dbg(i2c->dev, "S3C2410_IICCON=0x%02lx\n", iicon);
  579. /* check for s3c2440 i2c controller */
  580. if (s3c24xx_i2c_is2440(i2c))
  581. writel(0x0, i2c->regs + S3C2440_IICLC);
  582. return 0;
  583. }
  584. /* s3c24xx_i2c_probe
  585. *
  586. * called by the bus driver when a suitable device is found
  587. */
  588. static int s3c24xx_i2c_probe(struct platform_device *pdev)
  589. {
  590. struct s3c24xx_i2c *i2c;
  591. struct s3c2410_platform_i2c *pdata;
  592. struct resource *res;
  593. int ret;
  594. pdata = pdev->dev.platform_data;
  595. if (!pdata) {
  596. dev_err(&pdev->dev, "no platform data\n");
  597. return -EINVAL;
  598. }
  599. i2c = kzalloc(sizeof(struct s3c24xx_i2c), GFP_KERNEL);
  600. if (!i2c) {
  601. dev_err(&pdev->dev, "no memory for state\n");
  602. return -ENOMEM;
  603. }
  604. strlcpy(i2c->adap.name, "s3c2410-i2c", sizeof(i2c->adap.name));
  605. i2c->adap.owner = THIS_MODULE;
  606. i2c->adap.algo = &s3c24xx_i2c_algorithm;
  607. i2c->adap.retries = 2;
  608. i2c->adap.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  609. i2c->tx_setup = 50;
  610. spin_lock_init(&i2c->lock);
  611. init_waitqueue_head(&i2c->wait);
  612. /* find the clock and enable it */
  613. i2c->dev = &pdev->dev;
  614. i2c->clk = clk_get(&pdev->dev, "i2c");
  615. if (IS_ERR(i2c->clk)) {
  616. dev_err(&pdev->dev, "cannot get clock\n");
  617. ret = -ENOENT;
  618. goto err_noclk;
  619. }
  620. dev_dbg(&pdev->dev, "clock source %p\n", i2c->clk);
  621. clk_enable(i2c->clk);
  622. /* map the registers */
  623. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  624. if (res == NULL) {
  625. dev_err(&pdev->dev, "cannot find IO resource\n");
  626. ret = -ENOENT;
  627. goto err_clk;
  628. }
  629. i2c->ioarea = request_mem_region(res->start, resource_size(res),
  630. pdev->name);
  631. if (i2c->ioarea == NULL) {
  632. dev_err(&pdev->dev, "cannot request IO\n");
  633. ret = -ENXIO;
  634. goto err_clk;
  635. }
  636. i2c->regs = ioremap(res->start, resource_size(res));
  637. if (i2c->regs == NULL) {
  638. dev_err(&pdev->dev, "cannot map IO\n");
  639. ret = -ENXIO;
  640. goto err_ioarea;
  641. }
  642. dev_dbg(&pdev->dev, "registers %p (%p, %p)\n",
  643. i2c->regs, i2c->ioarea, res);
  644. /* setup info block for the i2c core */
  645. i2c->adap.algo_data = i2c;
  646. i2c->adap.dev.parent = &pdev->dev;
  647. /* initialise the i2c controller */
  648. ret = s3c24xx_i2c_init(i2c);
  649. if (ret != 0)
  650. goto err_iomap;
  651. /* find the IRQ for this unit (note, this relies on the init call to
  652. * ensure no current IRQs pending
  653. */
  654. i2c->irq = ret = platform_get_irq(pdev, 0);
  655. if (ret <= 0) {
  656. dev_err(&pdev->dev, "cannot find IRQ\n");
  657. goto err_iomap;
  658. }
  659. ret = request_irq(i2c->irq, s3c24xx_i2c_irq, IRQF_DISABLED,
  660. dev_name(&pdev->dev), i2c);
  661. if (ret != 0) {
  662. dev_err(&pdev->dev, "cannot claim IRQ %d\n", i2c->irq);
  663. goto err_iomap;
  664. }
  665. ret = s3c24xx_i2c_register_cpufreq(i2c);
  666. if (ret < 0) {
  667. dev_err(&pdev->dev, "failed to register cpufreq notifier\n");
  668. goto err_irq;
  669. }
  670. /* Note, previous versions of the driver used i2c_add_adapter()
  671. * to add the bus at any number. We now pass the bus number via
  672. * the platform data, so if unset it will now default to always
  673. * being bus 0.
  674. */
  675. i2c->adap.nr = pdata->bus_num;
  676. ret = i2c_add_numbered_adapter(&i2c->adap);
  677. if (ret < 0) {
  678. dev_err(&pdev->dev, "failed to add bus to i2c core\n");
  679. goto err_cpufreq;
  680. }
  681. platform_set_drvdata(pdev, i2c);
  682. dev_info(&pdev->dev, "%s: S3C I2C adapter\n", dev_name(&i2c->adap.dev));
  683. return 0;
  684. err_cpufreq:
  685. s3c24xx_i2c_deregister_cpufreq(i2c);
  686. err_irq:
  687. free_irq(i2c->irq, i2c);
  688. err_iomap:
  689. iounmap(i2c->regs);
  690. err_ioarea:
  691. release_resource(i2c->ioarea);
  692. kfree(i2c->ioarea);
  693. err_clk:
  694. clk_disable(i2c->clk);
  695. clk_put(i2c->clk);
  696. err_noclk:
  697. kfree(i2c);
  698. return ret;
  699. }
  700. /* s3c24xx_i2c_remove
  701. *
  702. * called when device is removed from the bus
  703. */
  704. static int s3c24xx_i2c_remove(struct platform_device *pdev)
  705. {
  706. struct s3c24xx_i2c *i2c = platform_get_drvdata(pdev);
  707. s3c24xx_i2c_deregister_cpufreq(i2c);
  708. i2c_del_adapter(&i2c->adap);
  709. free_irq(i2c->irq, i2c);
  710. clk_disable(i2c->clk);
  711. clk_put(i2c->clk);
  712. iounmap(i2c->regs);
  713. release_resource(i2c->ioarea);
  714. kfree(i2c->ioarea);
  715. kfree(i2c);
  716. return 0;
  717. }
  718. #ifdef CONFIG_PM
  719. static int s3c24xx_i2c_suspend_late(struct platform_device *dev,
  720. pm_message_t msg)
  721. {
  722. struct s3c24xx_i2c *i2c = platform_get_drvdata(dev);
  723. i2c->suspended = 1;
  724. return 0;
  725. }
  726. static int s3c24xx_i2c_resume(struct platform_device *dev)
  727. {
  728. struct s3c24xx_i2c *i2c = platform_get_drvdata(dev);
  729. i2c->suspended = 0;
  730. s3c24xx_i2c_init(i2c);
  731. return 0;
  732. }
  733. #else
  734. #define s3c24xx_i2c_suspend_late NULL
  735. #define s3c24xx_i2c_resume NULL
  736. #endif
  737. /* device driver for platform bus bits */
  738. static struct platform_device_id s3c24xx_driver_ids[] = {
  739. {
  740. .name = "s3c2410-i2c",
  741. .driver_data = TYPE_S3C2410,
  742. }, {
  743. .name = "s3c2440-i2c",
  744. .driver_data = TYPE_S3C2440,
  745. }, { },
  746. };
  747. MODULE_DEVICE_TABLE(platform, s3c24xx_driver_ids);
  748. static struct platform_driver s3c24xx_i2c_driver = {
  749. .probe = s3c24xx_i2c_probe,
  750. .remove = s3c24xx_i2c_remove,
  751. .suspend_late = s3c24xx_i2c_suspend_late,
  752. .resume = s3c24xx_i2c_resume,
  753. .id_table = s3c24xx_driver_ids,
  754. .driver = {
  755. .owner = THIS_MODULE,
  756. .name = "s3c-i2c",
  757. },
  758. };
  759. static int __init i2c_adap_s3c_init(void)
  760. {
  761. return platform_driver_register(&s3c24xx_i2c_driver);
  762. }
  763. subsys_initcall(i2c_adap_s3c_init);
  764. static void __exit i2c_adap_s3c_exit(void)
  765. {
  766. platform_driver_unregister(&s3c24xx_i2c_driver);
  767. }
  768. module_exit(i2c_adap_s3c_exit);
  769. MODULE_DESCRIPTION("S3C24XX I2C Bus driver");
  770. MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
  771. MODULE_LICENSE("GPL");