rs690.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. /* rs690,rs740 depends on : */
  32. void r100_hdp_reset(struct radeon_device *rdev);
  33. int r300_mc_wait_for_idle(struct radeon_device *rdev);
  34. void r420_pipes_init(struct radeon_device *rdev);
  35. void rs400_gart_disable(struct radeon_device *rdev);
  36. int rs400_gart_enable(struct radeon_device *rdev);
  37. void rs400_gart_adjust_size(struct radeon_device *rdev);
  38. void rs600_mc_disable_clients(struct radeon_device *rdev);
  39. void rs600_disable_vga(struct radeon_device *rdev);
  40. /* This files gather functions specifics to :
  41. * rs690,rs740
  42. *
  43. * Some of these functions might be used by newer ASICs.
  44. */
  45. void rs690_gpu_init(struct radeon_device *rdev);
  46. int rs690_mc_wait_for_idle(struct radeon_device *rdev);
  47. /*
  48. * MC functions.
  49. */
  50. int rs690_mc_init(struct radeon_device *rdev)
  51. {
  52. uint32_t tmp;
  53. int r;
  54. if (r100_debugfs_rbbm_init(rdev)) {
  55. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  56. }
  57. rs690_gpu_init(rdev);
  58. rs400_gart_disable(rdev);
  59. /* Setup GPU memory space */
  60. rdev->mc.gtt_location = rdev->mc.vram_size;
  61. rdev->mc.gtt_location += (rdev->mc.gtt_size - 1);
  62. rdev->mc.gtt_location &= ~(rdev->mc.gtt_size - 1);
  63. rdev->mc.vram_location = 0xFFFFFFFFUL;
  64. r = radeon_mc_setup(rdev);
  65. if (r) {
  66. return r;
  67. }
  68. /* Program GPU memory space */
  69. rs600_mc_disable_clients(rdev);
  70. if (rs690_mc_wait_for_idle(rdev)) {
  71. printk(KERN_WARNING "Failed to wait MC idle while "
  72. "programming pipes. Bad things might happen.\n");
  73. }
  74. tmp = rdev->mc.vram_location + rdev->mc.vram_size - 1;
  75. tmp = REG_SET(RS690_MC_FB_TOP, tmp >> 16);
  76. tmp |= REG_SET(RS690_MC_FB_START, rdev->mc.vram_location >> 16);
  77. WREG32_MC(RS690_MCCFG_FB_LOCATION, tmp);
  78. /* FIXME: Does this reg exist on RS480,RS740 ? */
  79. WREG32(0x310, rdev->mc.vram_location);
  80. WREG32(RS690_HDP_FB_LOCATION, rdev->mc.vram_location >> 16);
  81. return 0;
  82. }
  83. void rs690_mc_fini(struct radeon_device *rdev)
  84. {
  85. rs400_gart_disable(rdev);
  86. radeon_gart_table_ram_free(rdev);
  87. radeon_gart_fini(rdev);
  88. }
  89. /*
  90. * Global GPU functions
  91. */
  92. int rs690_mc_wait_for_idle(struct radeon_device *rdev)
  93. {
  94. unsigned i;
  95. uint32_t tmp;
  96. for (i = 0; i < rdev->usec_timeout; i++) {
  97. /* read MC_STATUS */
  98. tmp = RREG32_MC(RS690_MC_STATUS);
  99. if (tmp & RS690_MC_STATUS_IDLE) {
  100. return 0;
  101. }
  102. DRM_UDELAY(1);
  103. }
  104. return -1;
  105. }
  106. void rs690_errata(struct radeon_device *rdev)
  107. {
  108. rdev->pll_errata = 0;
  109. }
  110. void rs690_gpu_init(struct radeon_device *rdev)
  111. {
  112. /* FIXME: HDP same place on rs690 ? */
  113. r100_hdp_reset(rdev);
  114. rs600_disable_vga(rdev);
  115. /* FIXME: is this correct ? */
  116. r420_pipes_init(rdev);
  117. if (rs690_mc_wait_for_idle(rdev)) {
  118. printk(KERN_WARNING "Failed to wait MC idle while "
  119. "programming pipes. Bad things might happen.\n");
  120. }
  121. }
  122. /*
  123. * VRAM info.
  124. */
  125. void rs690_vram_info(struct radeon_device *rdev)
  126. {
  127. uint32_t tmp;
  128. rs400_gart_adjust_size(rdev);
  129. /* DDR for all card after R300 & IGP */
  130. rdev->mc.vram_is_ddr = true;
  131. /* FIXME: is this correct for RS690/RS740 ? */
  132. tmp = RREG32(RADEON_MEM_CNTL);
  133. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  134. rdev->mc.vram_width = 128;
  135. } else {
  136. rdev->mc.vram_width = 64;
  137. }
  138. rdev->mc.vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  139. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  140. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  141. }
  142. /*
  143. * Indirect registers accessor
  144. */
  145. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  146. {
  147. uint32_t r;
  148. WREG32(RS690_MC_INDEX, (reg & RS690_MC_INDEX_MASK));
  149. r = RREG32(RS690_MC_DATA);
  150. WREG32(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  151. return r;
  152. }
  153. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  154. {
  155. WREG32(RS690_MC_INDEX,
  156. RS690_MC_INDEX_WR_EN | ((reg) & RS690_MC_INDEX_MASK));
  157. WREG32(RS690_MC_DATA, v);
  158. WREG32(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK);
  159. }