radeon_ttm.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <drm/drmP.h>
  37. #include <drm/radeon_drm.h>
  38. #include "radeon_reg.h"
  39. #include "radeon.h"
  40. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  41. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  42. {
  43. struct radeon_mman *mman;
  44. struct radeon_device *rdev;
  45. mman = container_of(bdev, struct radeon_mman, bdev);
  46. rdev = container_of(mman, struct radeon_device, mman);
  47. return rdev;
  48. }
  49. /*
  50. * Global memory.
  51. */
  52. static int radeon_ttm_mem_global_init(struct ttm_global_reference *ref)
  53. {
  54. return ttm_mem_global_init(ref->object);
  55. }
  56. static void radeon_ttm_mem_global_release(struct ttm_global_reference *ref)
  57. {
  58. ttm_mem_global_release(ref->object);
  59. }
  60. static int radeon_ttm_global_init(struct radeon_device *rdev)
  61. {
  62. struct ttm_global_reference *global_ref;
  63. int r;
  64. rdev->mman.mem_global_referenced = false;
  65. global_ref = &rdev->mman.mem_global_ref;
  66. global_ref->global_type = TTM_GLOBAL_TTM_MEM;
  67. global_ref->size = sizeof(struct ttm_mem_global);
  68. global_ref->init = &radeon_ttm_mem_global_init;
  69. global_ref->release = &radeon_ttm_mem_global_release;
  70. r = ttm_global_item_ref(global_ref);
  71. if (r != 0) {
  72. DRM_ERROR("Failed referencing a global TTM memory object.\n");
  73. return r;
  74. }
  75. rdev->mman.mem_global_referenced = true;
  76. return 0;
  77. }
  78. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  79. {
  80. if (rdev->mman.mem_global_referenced) {
  81. ttm_global_item_unref(&rdev->mman.mem_global_ref);
  82. rdev->mman.mem_global_referenced = false;
  83. }
  84. }
  85. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev);
  86. static struct ttm_backend*
  87. radeon_create_ttm_backend_entry(struct ttm_bo_device *bdev)
  88. {
  89. struct radeon_device *rdev;
  90. rdev = radeon_get_rdev(bdev);
  91. #if __OS_HAS_AGP
  92. if (rdev->flags & RADEON_IS_AGP) {
  93. return ttm_agp_backend_init(bdev, rdev->ddev->agp->bridge);
  94. } else
  95. #endif
  96. {
  97. return radeon_ttm_backend_create(rdev);
  98. }
  99. }
  100. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  101. {
  102. return 0;
  103. }
  104. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  105. struct ttm_mem_type_manager *man)
  106. {
  107. struct radeon_device *rdev;
  108. rdev = radeon_get_rdev(bdev);
  109. switch (type) {
  110. case TTM_PL_SYSTEM:
  111. /* System memory */
  112. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  113. man->available_caching = TTM_PL_MASK_CACHING;
  114. man->default_caching = TTM_PL_FLAG_CACHED;
  115. break;
  116. case TTM_PL_TT:
  117. man->gpu_offset = 0;
  118. man->available_caching = TTM_PL_MASK_CACHING;
  119. man->default_caching = TTM_PL_FLAG_CACHED;
  120. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  121. #if __OS_HAS_AGP
  122. if (rdev->flags & RADEON_IS_AGP) {
  123. if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
  124. DRM_ERROR("AGP is not enabled for memory type %u\n",
  125. (unsigned)type);
  126. return -EINVAL;
  127. }
  128. man->io_offset = rdev->mc.agp_base;
  129. man->io_size = rdev->mc.gtt_size;
  130. man->io_addr = NULL;
  131. if (!rdev->ddev->agp->cant_use_aperture)
  132. man->flags = TTM_MEMTYPE_FLAG_NEEDS_IOREMAP |
  133. TTM_MEMTYPE_FLAG_MAPPABLE;
  134. man->available_caching = TTM_PL_FLAG_UNCACHED |
  135. TTM_PL_FLAG_WC;
  136. man->default_caching = TTM_PL_FLAG_WC;
  137. } else
  138. #endif
  139. {
  140. man->io_offset = 0;
  141. man->io_size = 0;
  142. man->io_addr = NULL;
  143. }
  144. break;
  145. case TTM_PL_VRAM:
  146. /* "On-card" video ram */
  147. man->gpu_offset = 0;
  148. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  149. TTM_MEMTYPE_FLAG_NEEDS_IOREMAP |
  150. TTM_MEMTYPE_FLAG_MAPPABLE;
  151. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  152. man->default_caching = TTM_PL_FLAG_WC;
  153. man->io_addr = NULL;
  154. man->io_offset = rdev->mc.aper_base;
  155. man->io_size = rdev->mc.aper_size;
  156. break;
  157. default:
  158. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  159. return -EINVAL;
  160. }
  161. return 0;
  162. }
  163. static uint32_t radeon_evict_flags(struct ttm_buffer_object *bo)
  164. {
  165. uint32_t cur_placement = bo->mem.placement & ~TTM_PL_MASK_MEMTYPE;
  166. switch (bo->mem.mem_type) {
  167. default:
  168. return (cur_placement & ~TTM_PL_MASK_CACHING) |
  169. TTM_PL_FLAG_SYSTEM |
  170. TTM_PL_FLAG_CACHED;
  171. }
  172. }
  173. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  174. {
  175. return 0;
  176. }
  177. static void radeon_move_null(struct ttm_buffer_object *bo,
  178. struct ttm_mem_reg *new_mem)
  179. {
  180. struct ttm_mem_reg *old_mem = &bo->mem;
  181. BUG_ON(old_mem->mm_node != NULL);
  182. *old_mem = *new_mem;
  183. new_mem->mm_node = NULL;
  184. }
  185. static int radeon_move_blit(struct ttm_buffer_object *bo,
  186. bool evict, int no_wait,
  187. struct ttm_mem_reg *new_mem,
  188. struct ttm_mem_reg *old_mem)
  189. {
  190. struct radeon_device *rdev;
  191. uint64_t old_start, new_start;
  192. struct radeon_fence *fence;
  193. int r;
  194. rdev = radeon_get_rdev(bo->bdev);
  195. r = radeon_fence_create(rdev, &fence);
  196. if (unlikely(r)) {
  197. return r;
  198. }
  199. old_start = old_mem->mm_node->start << PAGE_SHIFT;
  200. new_start = new_mem->mm_node->start << PAGE_SHIFT;
  201. switch (old_mem->mem_type) {
  202. case TTM_PL_VRAM:
  203. old_start += rdev->mc.vram_location;
  204. break;
  205. case TTM_PL_TT:
  206. old_start += rdev->mc.gtt_location;
  207. break;
  208. default:
  209. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  210. return -EINVAL;
  211. }
  212. switch (new_mem->mem_type) {
  213. case TTM_PL_VRAM:
  214. new_start += rdev->mc.vram_location;
  215. break;
  216. case TTM_PL_TT:
  217. new_start += rdev->mc.gtt_location;
  218. break;
  219. default:
  220. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  221. return -EINVAL;
  222. }
  223. if (!rdev->cp.ready) {
  224. DRM_ERROR("Trying to move memory with CP turned off.\n");
  225. return -EINVAL;
  226. }
  227. r = radeon_copy(rdev, old_start, new_start, new_mem->num_pages, fence);
  228. /* FIXME: handle copy error */
  229. r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
  230. evict, no_wait, new_mem);
  231. radeon_fence_unref(&fence);
  232. return r;
  233. }
  234. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  235. bool evict, bool interruptible, bool no_wait,
  236. struct ttm_mem_reg *new_mem)
  237. {
  238. struct radeon_device *rdev;
  239. struct ttm_mem_reg *old_mem = &bo->mem;
  240. struct ttm_mem_reg tmp_mem;
  241. uint32_t proposed_placement;
  242. int r;
  243. rdev = radeon_get_rdev(bo->bdev);
  244. tmp_mem = *new_mem;
  245. tmp_mem.mm_node = NULL;
  246. proposed_placement = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
  247. r = ttm_bo_mem_space(bo, proposed_placement, &tmp_mem,
  248. interruptible, no_wait);
  249. if (unlikely(r)) {
  250. return r;
  251. }
  252. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  253. if (unlikely(r)) {
  254. goto out_cleanup;
  255. }
  256. r = radeon_move_blit(bo, true, no_wait, &tmp_mem, old_mem);
  257. if (unlikely(r)) {
  258. goto out_cleanup;
  259. }
  260. r = ttm_bo_move_ttm(bo, true, no_wait, new_mem);
  261. out_cleanup:
  262. if (tmp_mem.mm_node) {
  263. spin_lock(&rdev->mman.bdev.lru_lock);
  264. drm_mm_put_block(tmp_mem.mm_node);
  265. spin_unlock(&rdev->mman.bdev.lru_lock);
  266. return r;
  267. }
  268. return r;
  269. }
  270. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  271. bool evict, bool interruptible, bool no_wait,
  272. struct ttm_mem_reg *new_mem)
  273. {
  274. struct radeon_device *rdev;
  275. struct ttm_mem_reg *old_mem = &bo->mem;
  276. struct ttm_mem_reg tmp_mem;
  277. uint32_t proposed_flags;
  278. int r;
  279. rdev = radeon_get_rdev(bo->bdev);
  280. tmp_mem = *new_mem;
  281. tmp_mem.mm_node = NULL;
  282. proposed_flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
  283. r = ttm_bo_mem_space(bo, proposed_flags, &tmp_mem,
  284. interruptible, no_wait);
  285. if (unlikely(r)) {
  286. return r;
  287. }
  288. r = ttm_bo_move_ttm(bo, true, no_wait, &tmp_mem);
  289. if (unlikely(r)) {
  290. goto out_cleanup;
  291. }
  292. r = radeon_move_blit(bo, true, no_wait, new_mem, old_mem);
  293. if (unlikely(r)) {
  294. goto out_cleanup;
  295. }
  296. out_cleanup:
  297. if (tmp_mem.mm_node) {
  298. spin_lock(&rdev->mman.bdev.lru_lock);
  299. drm_mm_put_block(tmp_mem.mm_node);
  300. spin_unlock(&rdev->mman.bdev.lru_lock);
  301. return r;
  302. }
  303. return r;
  304. }
  305. static int radeon_bo_move(struct ttm_buffer_object *bo,
  306. bool evict, bool interruptible, bool no_wait,
  307. struct ttm_mem_reg *new_mem)
  308. {
  309. struct radeon_device *rdev;
  310. struct ttm_mem_reg *old_mem = &bo->mem;
  311. int r;
  312. rdev = radeon_get_rdev(bo->bdev);
  313. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  314. radeon_move_null(bo, new_mem);
  315. return 0;
  316. }
  317. if ((old_mem->mem_type == TTM_PL_TT &&
  318. new_mem->mem_type == TTM_PL_SYSTEM) ||
  319. (old_mem->mem_type == TTM_PL_SYSTEM &&
  320. new_mem->mem_type == TTM_PL_TT)) {
  321. /* bind is enought */
  322. radeon_move_null(bo, new_mem);
  323. return 0;
  324. }
  325. if (!rdev->cp.ready) {
  326. /* use memcpy */
  327. DRM_ERROR("CP is not ready use memcpy.\n");
  328. return ttm_bo_move_memcpy(bo, evict, no_wait, new_mem);
  329. }
  330. if (old_mem->mem_type == TTM_PL_VRAM &&
  331. new_mem->mem_type == TTM_PL_SYSTEM) {
  332. return radeon_move_vram_ram(bo, evict, interruptible,
  333. no_wait, new_mem);
  334. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  335. new_mem->mem_type == TTM_PL_VRAM) {
  336. return radeon_move_ram_vram(bo, evict, interruptible,
  337. no_wait, new_mem);
  338. } else {
  339. r = radeon_move_blit(bo, evict, no_wait, new_mem, old_mem);
  340. if (unlikely(r)) {
  341. return r;
  342. }
  343. }
  344. return r;
  345. }
  346. const uint32_t radeon_mem_prios[] = {
  347. TTM_PL_VRAM,
  348. TTM_PL_TT,
  349. TTM_PL_SYSTEM,
  350. };
  351. const uint32_t radeon_busy_prios[] = {
  352. TTM_PL_TT,
  353. TTM_PL_VRAM,
  354. TTM_PL_SYSTEM,
  355. };
  356. static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
  357. bool lazy, bool interruptible)
  358. {
  359. return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
  360. }
  361. static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
  362. {
  363. return 0;
  364. }
  365. static void radeon_sync_obj_unref(void **sync_obj)
  366. {
  367. radeon_fence_unref((struct radeon_fence **)sync_obj);
  368. }
  369. static void *radeon_sync_obj_ref(void *sync_obj)
  370. {
  371. return radeon_fence_ref((struct radeon_fence *)sync_obj);
  372. }
  373. static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
  374. {
  375. return radeon_fence_signaled((struct radeon_fence *)sync_obj);
  376. }
  377. static struct ttm_bo_driver radeon_bo_driver = {
  378. .mem_type_prio = radeon_mem_prios,
  379. .mem_busy_prio = radeon_busy_prios,
  380. .num_mem_type_prio = ARRAY_SIZE(radeon_mem_prios),
  381. .num_mem_busy_prio = ARRAY_SIZE(radeon_busy_prios),
  382. .create_ttm_backend_entry = &radeon_create_ttm_backend_entry,
  383. .invalidate_caches = &radeon_invalidate_caches,
  384. .init_mem_type = &radeon_init_mem_type,
  385. .evict_flags = &radeon_evict_flags,
  386. .move = &radeon_bo_move,
  387. .verify_access = &radeon_verify_access,
  388. .sync_obj_signaled = &radeon_sync_obj_signaled,
  389. .sync_obj_wait = &radeon_sync_obj_wait,
  390. .sync_obj_flush = &radeon_sync_obj_flush,
  391. .sync_obj_unref = &radeon_sync_obj_unref,
  392. .sync_obj_ref = &radeon_sync_obj_ref,
  393. };
  394. int radeon_ttm_init(struct radeon_device *rdev)
  395. {
  396. int r;
  397. r = radeon_ttm_global_init(rdev);
  398. if (r) {
  399. return r;
  400. }
  401. /* No others user of address space so set it to 0 */
  402. r = ttm_bo_device_init(&rdev->mman.bdev,
  403. rdev->mman.mem_global_ref.object,
  404. &radeon_bo_driver, DRM_FILE_PAGE_OFFSET);
  405. if (r) {
  406. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  407. return r;
  408. }
  409. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM, 0,
  410. ((rdev->mc.aper_size) >> PAGE_SHIFT));
  411. if (r) {
  412. DRM_ERROR("Failed initializing VRAM heap.\n");
  413. return r;
  414. }
  415. r = radeon_object_create(rdev, NULL, 256 * 1024, true,
  416. RADEON_GEM_DOMAIN_VRAM, false,
  417. &rdev->stollen_vga_memory);
  418. if (r) {
  419. return r;
  420. }
  421. r = radeon_object_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  422. if (r) {
  423. radeon_object_unref(&rdev->stollen_vga_memory);
  424. return r;
  425. }
  426. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  427. rdev->mc.vram_size / (1024 * 1024));
  428. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT, 0,
  429. ((rdev->mc.gtt_size) >> PAGE_SHIFT));
  430. if (r) {
  431. DRM_ERROR("Failed initializing GTT heap.\n");
  432. return r;
  433. }
  434. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  435. rdev->mc.gtt_size / (1024 * 1024));
  436. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  437. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  438. }
  439. return 0;
  440. }
  441. void radeon_ttm_fini(struct radeon_device *rdev)
  442. {
  443. if (rdev->stollen_vga_memory) {
  444. radeon_object_unpin(rdev->stollen_vga_memory);
  445. radeon_object_unref(&rdev->stollen_vga_memory);
  446. }
  447. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  448. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  449. ttm_bo_device_release(&rdev->mman.bdev);
  450. radeon_gart_fini(rdev);
  451. radeon_ttm_global_fini(rdev);
  452. DRM_INFO("radeon: ttm finalized\n");
  453. }
  454. static struct vm_operations_struct radeon_ttm_vm_ops;
  455. static struct vm_operations_struct *ttm_vm_ops = NULL;
  456. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  457. {
  458. struct ttm_buffer_object *bo;
  459. int r;
  460. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  461. if (bo == NULL) {
  462. return VM_FAULT_NOPAGE;
  463. }
  464. r = ttm_vm_ops->fault(vma, vmf);
  465. return r;
  466. }
  467. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  468. {
  469. struct drm_file *file_priv;
  470. struct radeon_device *rdev;
  471. int r;
  472. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  473. return drm_mmap(filp, vma);
  474. }
  475. file_priv = (struct drm_file *)filp->private_data;
  476. rdev = file_priv->minor->dev->dev_private;
  477. if (rdev == NULL) {
  478. return -EINVAL;
  479. }
  480. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  481. if (unlikely(r != 0)) {
  482. return r;
  483. }
  484. if (unlikely(ttm_vm_ops == NULL)) {
  485. ttm_vm_ops = vma->vm_ops;
  486. radeon_ttm_vm_ops = *ttm_vm_ops;
  487. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  488. }
  489. vma->vm_ops = &radeon_ttm_vm_ops;
  490. return 0;
  491. }
  492. /*
  493. * TTM backend functions.
  494. */
  495. struct radeon_ttm_backend {
  496. struct ttm_backend backend;
  497. struct radeon_device *rdev;
  498. unsigned long num_pages;
  499. struct page **pages;
  500. struct page *dummy_read_page;
  501. bool populated;
  502. bool bound;
  503. unsigned offset;
  504. };
  505. static int radeon_ttm_backend_populate(struct ttm_backend *backend,
  506. unsigned long num_pages,
  507. struct page **pages,
  508. struct page *dummy_read_page)
  509. {
  510. struct radeon_ttm_backend *gtt;
  511. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  512. gtt->pages = pages;
  513. gtt->num_pages = num_pages;
  514. gtt->dummy_read_page = dummy_read_page;
  515. gtt->populated = true;
  516. return 0;
  517. }
  518. static void radeon_ttm_backend_clear(struct ttm_backend *backend)
  519. {
  520. struct radeon_ttm_backend *gtt;
  521. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  522. gtt->pages = NULL;
  523. gtt->num_pages = 0;
  524. gtt->dummy_read_page = NULL;
  525. gtt->populated = false;
  526. gtt->bound = false;
  527. }
  528. static int radeon_ttm_backend_bind(struct ttm_backend *backend,
  529. struct ttm_mem_reg *bo_mem)
  530. {
  531. struct radeon_ttm_backend *gtt;
  532. int r;
  533. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  534. gtt->offset = bo_mem->mm_node->start << PAGE_SHIFT;
  535. if (!gtt->num_pages) {
  536. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n", gtt->num_pages, bo_mem, backend);
  537. }
  538. r = radeon_gart_bind(gtt->rdev, gtt->offset,
  539. gtt->num_pages, gtt->pages);
  540. if (r) {
  541. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  542. gtt->num_pages, gtt->offset);
  543. return r;
  544. }
  545. gtt->bound = true;
  546. return 0;
  547. }
  548. static int radeon_ttm_backend_unbind(struct ttm_backend *backend)
  549. {
  550. struct radeon_ttm_backend *gtt;
  551. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  552. radeon_gart_unbind(gtt->rdev, gtt->offset, gtt->num_pages);
  553. gtt->bound = false;
  554. return 0;
  555. }
  556. static void radeon_ttm_backend_destroy(struct ttm_backend *backend)
  557. {
  558. struct radeon_ttm_backend *gtt;
  559. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  560. if (gtt->bound) {
  561. radeon_ttm_backend_unbind(backend);
  562. }
  563. kfree(gtt);
  564. }
  565. static struct ttm_backend_func radeon_backend_func = {
  566. .populate = &radeon_ttm_backend_populate,
  567. .clear = &radeon_ttm_backend_clear,
  568. .bind = &radeon_ttm_backend_bind,
  569. .unbind = &radeon_ttm_backend_unbind,
  570. .destroy = &radeon_ttm_backend_destroy,
  571. };
  572. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev)
  573. {
  574. struct radeon_ttm_backend *gtt;
  575. gtt = kzalloc(sizeof(struct radeon_ttm_backend), GFP_KERNEL);
  576. if (gtt == NULL) {
  577. return NULL;
  578. }
  579. gtt->backend.bdev = &rdev->mman.bdev;
  580. gtt->backend.flags = 0;
  581. gtt->backend.func = &radeon_backend_func;
  582. gtt->rdev = rdev;
  583. gtt->pages = NULL;
  584. gtt->num_pages = 0;
  585. gtt->dummy_read_page = NULL;
  586. gtt->populated = false;
  587. gtt->bound = false;
  588. return &gtt->backend;
  589. }