radeon_kms.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. /*
  33. * Driver load/unload
  34. */
  35. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  36. {
  37. struct radeon_device *rdev;
  38. int r;
  39. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  40. if (rdev == NULL) {
  41. return -ENOMEM;
  42. }
  43. dev->dev_private = (void *)rdev;
  44. /* update BUS flag */
  45. if (drm_device_is_agp(dev)) {
  46. flags |= RADEON_IS_AGP;
  47. } else if (drm_device_is_pcie(dev)) {
  48. flags |= RADEON_IS_PCIE;
  49. } else {
  50. flags |= RADEON_IS_PCI;
  51. }
  52. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  53. if (r) {
  54. DRM_ERROR("Failed to initialize radeon, disabling IOCTL\n");
  55. radeon_device_fini(rdev);
  56. return r;
  57. }
  58. return 0;
  59. }
  60. int radeon_driver_unload_kms(struct drm_device *dev)
  61. {
  62. struct radeon_device *rdev = dev->dev_private;
  63. radeon_device_fini(rdev);
  64. kfree(rdev);
  65. dev->dev_private = NULL;
  66. return 0;
  67. }
  68. /*
  69. * Userspace get informations ioctl
  70. */
  71. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  72. {
  73. struct radeon_device *rdev = dev->dev_private;
  74. struct drm_radeon_info *info;
  75. uint32_t *value_ptr;
  76. uint32_t value;
  77. info = data;
  78. value_ptr = (uint32_t *)((unsigned long)info->value);
  79. switch (info->request) {
  80. case RADEON_INFO_DEVICE_ID:
  81. value = dev->pci_device;
  82. break;
  83. case RADEON_INFO_NUM_GB_PIPES:
  84. value = rdev->num_gb_pipes;
  85. break;
  86. default:
  87. DRM_DEBUG("Invalid request %d\n", info->request);
  88. return -EINVAL;
  89. }
  90. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  91. DRM_ERROR("copy_to_user\n");
  92. return -EFAULT;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * Outdated mess for old drm with Xorg being in charge (void function now).
  98. */
  99. int radeon_driver_firstopen_kms(struct drm_device *dev)
  100. {
  101. return 0;
  102. }
  103. void radeon_driver_lastclose_kms(struct drm_device *dev)
  104. {
  105. }
  106. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  107. {
  108. return 0;
  109. }
  110. void radeon_driver_postclose_kms(struct drm_device *dev,
  111. struct drm_file *file_priv)
  112. {
  113. }
  114. void radeon_driver_preclose_kms(struct drm_device *dev,
  115. struct drm_file *file_priv)
  116. {
  117. }
  118. /*
  119. * VBlank related functions.
  120. */
  121. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  122. {
  123. /* FIXME: implement */
  124. return 0;
  125. }
  126. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  127. {
  128. /* FIXME: implement */
  129. return 0;
  130. }
  131. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  132. {
  133. /* FIXME: implement */
  134. }
  135. /*
  136. * For multiple master (like multiple X).
  137. */
  138. struct drm_radeon_master_private {
  139. drm_local_map_t *sarea;
  140. drm_radeon_sarea_t *sarea_priv;
  141. };
  142. int radeon_master_create_kms(struct drm_device *dev, struct drm_master *master)
  143. {
  144. struct drm_radeon_master_private *master_priv;
  145. unsigned long sareapage;
  146. int ret;
  147. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  148. if (master_priv == NULL) {
  149. return -ENOMEM;
  150. }
  151. /* prebuild the SAREA */
  152. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  153. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM,
  154. _DRM_CONTAINS_LOCK,
  155. &master_priv->sarea);
  156. if (ret) {
  157. DRM_ERROR("SAREA setup failed\n");
  158. return ret;
  159. }
  160. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  161. master_priv->sarea_priv->pfCurrentPage = 0;
  162. master->driver_priv = master_priv;
  163. return 0;
  164. }
  165. void radeon_master_destroy_kms(struct drm_device *dev,
  166. struct drm_master *master)
  167. {
  168. struct drm_radeon_master_private *master_priv = master->driver_priv;
  169. if (master_priv == NULL) {
  170. return;
  171. }
  172. if (master_priv->sarea) {
  173. drm_rmmap_locked(dev, master_priv->sarea);
  174. }
  175. kfree(master_priv);
  176. master->driver_priv = NULL;
  177. }
  178. /*
  179. * IOCTL.
  180. */
  181. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  182. struct drm_file *file_priv)
  183. {
  184. /* Not valid in KMS. */
  185. return -EINVAL;
  186. }
  187. #define KMS_INVALID_IOCTL(name) \
  188. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  189. { \
  190. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  191. return -EINVAL; \
  192. }
  193. /*
  194. * All these ioctls are invalid in kms world.
  195. */
  196. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  197. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  198. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  199. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  200. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  201. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  202. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  203. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  204. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  205. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  206. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  207. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  208. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  209. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  210. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  211. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  212. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  213. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  214. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  215. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  216. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  217. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  218. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  219. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  220. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  221. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  222. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  223. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  224. DRM_IOCTL_DEF(DRM_RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  225. DRM_IOCTL_DEF(DRM_RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  226. DRM_IOCTL_DEF(DRM_RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  227. DRM_IOCTL_DEF(DRM_RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  228. DRM_IOCTL_DEF(DRM_RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  229. DRM_IOCTL_DEF(DRM_RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  230. DRM_IOCTL_DEF(DRM_RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  231. DRM_IOCTL_DEF(DRM_RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  232. DRM_IOCTL_DEF(DRM_RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  233. DRM_IOCTL_DEF(DRM_RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  234. DRM_IOCTL_DEF(DRM_RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  235. DRM_IOCTL_DEF(DRM_RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  236. DRM_IOCTL_DEF(DRM_RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  237. DRM_IOCTL_DEF(DRM_RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  238. DRM_IOCTL_DEF(DRM_RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  239. DRM_IOCTL_DEF(DRM_RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  240. DRM_IOCTL_DEF(DRM_RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  241. DRM_IOCTL_DEF(DRM_RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  242. DRM_IOCTL_DEF(DRM_RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  243. DRM_IOCTL_DEF(DRM_RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  244. DRM_IOCTL_DEF(DRM_RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  245. DRM_IOCTL_DEF(DRM_RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  246. DRM_IOCTL_DEF(DRM_RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  247. DRM_IOCTL_DEF(DRM_RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  248. DRM_IOCTL_DEF(DRM_RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  249. DRM_IOCTL_DEF(DRM_RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  250. DRM_IOCTL_DEF(DRM_RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  251. /* KMS */
  252. DRM_IOCTL_DEF(DRM_RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH),
  253. DRM_IOCTL_DEF(DRM_RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH),
  254. DRM_IOCTL_DEF(DRM_RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH),
  255. DRM_IOCTL_DEF(DRM_RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH),
  256. DRM_IOCTL_DEF(DRM_RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH),
  257. DRM_IOCTL_DEF(DRM_RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH),
  258. DRM_IOCTL_DEF(DRM_RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH),
  259. DRM_IOCTL_DEF(DRM_RADEON_CS, radeon_cs_ioctl, DRM_AUTH),
  260. DRM_IOCTL_DEF(DRM_RADEON_INFO, radeon_info_ioctl, DRM_AUTH),
  261. };
  262. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);