radeon_encoders.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. uint32_t
  33. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  34. {
  35. struct radeon_device *rdev = dev->dev_private;
  36. uint32_t ret = 0;
  37. switch (supported_device) {
  38. case ATOM_DEVICE_CRT1_SUPPORT:
  39. case ATOM_DEVICE_TV1_SUPPORT:
  40. case ATOM_DEVICE_TV2_SUPPORT:
  41. case ATOM_DEVICE_CRT2_SUPPORT:
  42. case ATOM_DEVICE_CV_SUPPORT:
  43. switch (dac) {
  44. case 1: /* dac a */
  45. if ((rdev->family == CHIP_RS300) ||
  46. (rdev->family == CHIP_RS400) ||
  47. (rdev->family == CHIP_RS480))
  48. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  49. else if (ASIC_IS_AVIVO(rdev))
  50. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  51. else
  52. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  53. break;
  54. case 2: /* dac b */
  55. if (ASIC_IS_AVIVO(rdev))
  56. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  57. else {
  58. /*if (rdev->family == CHIP_R200)
  59. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  60. else*/
  61. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  62. }
  63. break;
  64. case 3: /* external dac */
  65. if (ASIC_IS_AVIVO(rdev))
  66. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  67. else
  68. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  69. break;
  70. }
  71. break;
  72. case ATOM_DEVICE_LCD1_SUPPORT:
  73. if (ASIC_IS_AVIVO(rdev))
  74. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  75. else
  76. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  77. break;
  78. case ATOM_DEVICE_DFP1_SUPPORT:
  79. if ((rdev->family == CHIP_RS300) ||
  80. (rdev->family == CHIP_RS400) ||
  81. (rdev->family == CHIP_RS480))
  82. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  83. else if (ASIC_IS_AVIVO(rdev))
  84. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  85. else
  86. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  87. break;
  88. case ATOM_DEVICE_LCD2_SUPPORT:
  89. case ATOM_DEVICE_DFP2_SUPPORT:
  90. if ((rdev->family == CHIP_RS600) ||
  91. (rdev->family == CHIP_RS690) ||
  92. (rdev->family == CHIP_RS740))
  93. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  94. else if (ASIC_IS_AVIVO(rdev))
  95. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  96. else
  97. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  98. break;
  99. case ATOM_DEVICE_DFP3_SUPPORT:
  100. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  101. break;
  102. }
  103. return ret;
  104. }
  105. void
  106. radeon_link_encoder_connector(struct drm_device *dev)
  107. {
  108. struct drm_connector *connector;
  109. struct radeon_connector *radeon_connector;
  110. struct drm_encoder *encoder;
  111. struct radeon_encoder *radeon_encoder;
  112. /* walk the list and link encoders to connectors */
  113. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  114. radeon_connector = to_radeon_connector(connector);
  115. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  116. radeon_encoder = to_radeon_encoder(encoder);
  117. if (radeon_encoder->devices & radeon_connector->devices)
  118. drm_mode_connector_attach_encoder(connector, encoder);
  119. }
  120. }
  121. }
  122. static struct drm_connector *
  123. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  124. {
  125. struct drm_device *dev = encoder->dev;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. struct drm_connector *connector;
  128. struct radeon_connector *radeon_connector;
  129. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  130. radeon_connector = to_radeon_connector(connector);
  131. if (radeon_encoder->devices & radeon_connector->devices)
  132. return connector;
  133. }
  134. return NULL;
  135. }
  136. /* used for both atom and legacy */
  137. void radeon_rmx_mode_fixup(struct drm_encoder *encoder,
  138. struct drm_display_mode *mode,
  139. struct drm_display_mode *adjusted_mode)
  140. {
  141. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  142. struct drm_device *dev = encoder->dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. struct radeon_native_mode *native_mode = &radeon_encoder->native_mode;
  145. if (mode->hdisplay < native_mode->panel_xres ||
  146. mode->vdisplay < native_mode->panel_yres) {
  147. radeon_encoder->flags |= RADEON_USE_RMX;
  148. if (ASIC_IS_AVIVO(rdev)) {
  149. adjusted_mode->hdisplay = native_mode->panel_xres;
  150. adjusted_mode->vdisplay = native_mode->panel_yres;
  151. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  152. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  153. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  154. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  155. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  156. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  157. /* update crtc values */
  158. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  159. /* adjust crtc values */
  160. adjusted_mode->crtc_hdisplay = native_mode->panel_xres;
  161. adjusted_mode->crtc_vdisplay = native_mode->panel_yres;
  162. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  163. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  164. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  165. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  166. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  167. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  168. } else {
  169. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  170. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  171. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  172. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  173. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  174. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  175. /* update crtc values */
  176. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  177. /* adjust crtc values */
  178. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  179. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  180. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  181. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  182. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  183. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  184. }
  185. adjusted_mode->flags = native_mode->flags;
  186. adjusted_mode->clock = native_mode->dotclock;
  187. }
  188. }
  189. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  190. struct drm_display_mode *mode,
  191. struct drm_display_mode *adjusted_mode)
  192. {
  193. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  194. radeon_encoder->flags &= ~RADEON_USE_RMX;
  195. drm_mode_set_crtcinfo(adjusted_mode, 0);
  196. if (radeon_encoder->rmx_type != RMX_OFF)
  197. radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
  198. /* hw bug */
  199. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  200. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  201. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  202. return true;
  203. }
  204. static void
  205. atombios_dac_setup(struct drm_encoder *encoder, int action)
  206. {
  207. struct drm_device *dev = encoder->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  210. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  211. int index = 0, num = 0;
  212. /* fixme - fill in enc_priv for atom dac */
  213. enum radeon_tv_std tv_std = TV_STD_NTSC;
  214. memset(&args, 0, sizeof(args));
  215. switch (radeon_encoder->encoder_id) {
  216. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  217. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  218. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  219. num = 1;
  220. break;
  221. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  222. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  223. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  224. num = 2;
  225. break;
  226. }
  227. args.ucAction = action;
  228. if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  229. args.ucDacStandard = ATOM_DAC1_PS2;
  230. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  231. args.ucDacStandard = ATOM_DAC1_CV;
  232. else {
  233. switch (tv_std) {
  234. case TV_STD_PAL:
  235. case TV_STD_PAL_M:
  236. case TV_STD_SCART_PAL:
  237. case TV_STD_SECAM:
  238. case TV_STD_PAL_CN:
  239. args.ucDacStandard = ATOM_DAC1_PAL;
  240. break;
  241. case TV_STD_NTSC:
  242. case TV_STD_NTSC_J:
  243. case TV_STD_PAL_60:
  244. default:
  245. args.ucDacStandard = ATOM_DAC1_NTSC;
  246. break;
  247. }
  248. }
  249. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  250. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  251. }
  252. static void
  253. atombios_tv_setup(struct drm_encoder *encoder, int action)
  254. {
  255. struct drm_device *dev = encoder->dev;
  256. struct radeon_device *rdev = dev->dev_private;
  257. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  258. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  259. int index = 0;
  260. /* fixme - fill in enc_priv for atom dac */
  261. enum radeon_tv_std tv_std = TV_STD_NTSC;
  262. memset(&args, 0, sizeof(args));
  263. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  264. args.sTVEncoder.ucAction = action;
  265. if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  266. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  267. else {
  268. switch (tv_std) {
  269. case TV_STD_NTSC:
  270. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  271. break;
  272. case TV_STD_PAL:
  273. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  274. break;
  275. case TV_STD_PAL_M:
  276. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  277. break;
  278. case TV_STD_PAL_60:
  279. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  280. break;
  281. case TV_STD_NTSC_J:
  282. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  283. break;
  284. case TV_STD_SCART_PAL:
  285. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  286. break;
  287. case TV_STD_SECAM:
  288. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  289. break;
  290. case TV_STD_PAL_CN:
  291. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  292. break;
  293. default:
  294. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  295. break;
  296. }
  297. }
  298. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  299. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  300. }
  301. void
  302. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  303. {
  304. struct drm_device *dev = encoder->dev;
  305. struct radeon_device *rdev = dev->dev_private;
  306. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  307. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  308. int index = 0;
  309. memset(&args, 0, sizeof(args));
  310. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  311. args.sXTmdsEncoder.ucEnable = action;
  312. if (radeon_encoder->pixel_clock > 165000)
  313. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  314. /*if (pScrn->rgbBits == 8)*/
  315. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  316. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  317. }
  318. static void
  319. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  320. {
  321. struct drm_device *dev = encoder->dev;
  322. struct radeon_device *rdev = dev->dev_private;
  323. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  324. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  325. int index = 0;
  326. memset(&args, 0, sizeof(args));
  327. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  328. args.sDVOEncoder.ucAction = action;
  329. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  330. if (radeon_encoder->pixel_clock > 165000)
  331. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  332. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  333. }
  334. union lvds_encoder_control {
  335. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  336. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  337. };
  338. static void
  339. atombios_digital_setup(struct drm_encoder *encoder, int action)
  340. {
  341. struct drm_device *dev = encoder->dev;
  342. struct radeon_device *rdev = dev->dev_private;
  343. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  344. union lvds_encoder_control args;
  345. int index = 0;
  346. uint8_t frev, crev;
  347. struct radeon_encoder_atom_dig *dig;
  348. struct drm_connector *connector;
  349. struct radeon_connector *radeon_connector;
  350. struct radeon_connector_atom_dig *dig_connector;
  351. connector = radeon_get_connector_for_encoder(encoder);
  352. if (!connector)
  353. return;
  354. radeon_connector = to_radeon_connector(connector);
  355. if (!radeon_encoder->enc_priv)
  356. return;
  357. dig = radeon_encoder->enc_priv;
  358. if (!radeon_connector->con_priv)
  359. return;
  360. dig_connector = radeon_connector->con_priv;
  361. memset(&args, 0, sizeof(args));
  362. switch (radeon_encoder->encoder_id) {
  363. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  364. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  365. break;
  366. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  367. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  368. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  369. break;
  370. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  371. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  372. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  373. else
  374. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  375. break;
  376. }
  377. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  378. switch (frev) {
  379. case 1:
  380. case 2:
  381. switch (crev) {
  382. case 1:
  383. args.v1.ucMisc = 0;
  384. args.v1.ucAction = action;
  385. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  386. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  387. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  388. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  389. if (dig->lvds_misc & (1 << 0))
  390. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  391. if (dig->lvds_misc & (1 << 1))
  392. args.v1.ucMisc |= (1 << 1);
  393. } else {
  394. if (dig_connector->linkb)
  395. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  396. if (radeon_encoder->pixel_clock > 165000)
  397. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  398. /*if (pScrn->rgbBits == 8) */
  399. args.v1.ucMisc |= (1 << 1);
  400. }
  401. break;
  402. case 2:
  403. case 3:
  404. args.v2.ucMisc = 0;
  405. args.v2.ucAction = action;
  406. if (crev == 3) {
  407. if (dig->coherent_mode)
  408. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  409. }
  410. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  411. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  412. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  413. args.v2.ucTruncate = 0;
  414. args.v2.ucSpatial = 0;
  415. args.v2.ucTemporal = 0;
  416. args.v2.ucFRC = 0;
  417. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  418. if (dig->lvds_misc & (1 << 0))
  419. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  420. if (dig->lvds_misc & (1 << 5)) {
  421. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  422. if (dig->lvds_misc & (1 << 1))
  423. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  424. }
  425. if (dig->lvds_misc & (1 << 6)) {
  426. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  427. if (dig->lvds_misc & (1 << 1))
  428. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  429. if (((dig->lvds_misc >> 2) & 0x3) == 2)
  430. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  431. }
  432. } else {
  433. if (dig_connector->linkb)
  434. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  435. if (radeon_encoder->pixel_clock > 165000)
  436. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  437. }
  438. break;
  439. default:
  440. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  441. break;
  442. }
  443. break;
  444. default:
  445. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  446. break;
  447. }
  448. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  449. }
  450. int
  451. atombios_get_encoder_mode(struct drm_encoder *encoder)
  452. {
  453. struct drm_connector *connector;
  454. struct radeon_connector *radeon_connector;
  455. connector = radeon_get_connector_for_encoder(encoder);
  456. if (!connector)
  457. return 0;
  458. radeon_connector = to_radeon_connector(connector);
  459. switch (connector->connector_type) {
  460. case DRM_MODE_CONNECTOR_DVII:
  461. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  462. return ATOM_ENCODER_MODE_HDMI;
  463. else if (radeon_connector->use_digital)
  464. return ATOM_ENCODER_MODE_DVI;
  465. else
  466. return ATOM_ENCODER_MODE_CRT;
  467. break;
  468. case DRM_MODE_CONNECTOR_DVID:
  469. case DRM_MODE_CONNECTOR_HDMIA:
  470. case DRM_MODE_CONNECTOR_HDMIB:
  471. default:
  472. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  473. return ATOM_ENCODER_MODE_HDMI;
  474. else
  475. return ATOM_ENCODER_MODE_DVI;
  476. break;
  477. case DRM_MODE_CONNECTOR_LVDS:
  478. return ATOM_ENCODER_MODE_LVDS;
  479. break;
  480. case DRM_MODE_CONNECTOR_DisplayPort:
  481. /*if (radeon_output->MonType == MT_DP)
  482. return ATOM_ENCODER_MODE_DP;
  483. else*/
  484. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  485. return ATOM_ENCODER_MODE_HDMI;
  486. else
  487. return ATOM_ENCODER_MODE_DVI;
  488. break;
  489. case CONNECTOR_DVI_A:
  490. case CONNECTOR_VGA:
  491. return ATOM_ENCODER_MODE_CRT;
  492. break;
  493. case CONNECTOR_STV:
  494. case CONNECTOR_CTV:
  495. case CONNECTOR_DIN:
  496. /* fix me */
  497. return ATOM_ENCODER_MODE_TV;
  498. /*return ATOM_ENCODER_MODE_CV;*/
  499. break;
  500. }
  501. }
  502. static void
  503. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  504. {
  505. struct drm_device *dev = encoder->dev;
  506. struct radeon_device *rdev = dev->dev_private;
  507. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  508. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  509. int index = 0, num = 0;
  510. uint8_t frev, crev;
  511. struct radeon_encoder_atom_dig *dig;
  512. struct drm_connector *connector;
  513. struct radeon_connector *radeon_connector;
  514. struct radeon_connector_atom_dig *dig_connector;
  515. connector = radeon_get_connector_for_encoder(encoder);
  516. if (!connector)
  517. return;
  518. radeon_connector = to_radeon_connector(connector);
  519. if (!radeon_connector->con_priv)
  520. return;
  521. dig_connector = radeon_connector->con_priv;
  522. if (!radeon_encoder->enc_priv)
  523. return;
  524. dig = radeon_encoder->enc_priv;
  525. memset(&args, 0, sizeof(args));
  526. if (ASIC_IS_DCE32(rdev)) {
  527. if (dig->dig_block)
  528. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  529. else
  530. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  531. num = dig->dig_block + 1;
  532. } else {
  533. switch (radeon_encoder->encoder_id) {
  534. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  535. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  536. num = 1;
  537. break;
  538. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  539. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  540. num = 2;
  541. break;
  542. }
  543. }
  544. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  545. args.ucAction = action;
  546. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  547. if (ASIC_IS_DCE32(rdev)) {
  548. switch (radeon_encoder->encoder_id) {
  549. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  550. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  551. break;
  552. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  553. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  554. break;
  555. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  556. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  557. break;
  558. }
  559. } else {
  560. switch (radeon_encoder->encoder_id) {
  561. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  562. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  563. break;
  564. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  565. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  566. break;
  567. }
  568. }
  569. if (radeon_encoder->pixel_clock > 165000) {
  570. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B;
  571. args.ucLaneNum = 8;
  572. } else {
  573. if (dig_connector->linkb)
  574. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  575. else
  576. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  577. args.ucLaneNum = 4;
  578. }
  579. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  580. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  581. }
  582. union dig_transmitter_control {
  583. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  584. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  585. };
  586. static void
  587. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action)
  588. {
  589. struct drm_device *dev = encoder->dev;
  590. struct radeon_device *rdev = dev->dev_private;
  591. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  592. union dig_transmitter_control args;
  593. int index = 0, num = 0;
  594. uint8_t frev, crev;
  595. struct radeon_encoder_atom_dig *dig;
  596. struct drm_connector *connector;
  597. struct radeon_connector *radeon_connector;
  598. struct radeon_connector_atom_dig *dig_connector;
  599. connector = radeon_get_connector_for_encoder(encoder);
  600. if (!connector)
  601. return;
  602. radeon_connector = to_radeon_connector(connector);
  603. if (!radeon_encoder->enc_priv)
  604. return;
  605. dig = radeon_encoder->enc_priv;
  606. if (!radeon_connector->con_priv)
  607. return;
  608. dig_connector = radeon_connector->con_priv;
  609. memset(&args, 0, sizeof(args));
  610. if (ASIC_IS_DCE32(rdev))
  611. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  612. else {
  613. switch (radeon_encoder->encoder_id) {
  614. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  615. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  616. break;
  617. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  618. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  619. break;
  620. }
  621. }
  622. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  623. args.v1.ucAction = action;
  624. if (ASIC_IS_DCE32(rdev)) {
  625. if (radeon_encoder->pixel_clock > 165000) {
  626. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100);
  627. args.v2.acConfig.fDualLinkConnector = 1;
  628. } else {
  629. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100);
  630. }
  631. if (dig->dig_block)
  632. args.v2.acConfig.ucEncoderSel = 1;
  633. switch (radeon_encoder->encoder_id) {
  634. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  635. args.v2.acConfig.ucTransmitterSel = 0;
  636. num = 0;
  637. break;
  638. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  639. args.v2.acConfig.ucTransmitterSel = 1;
  640. num = 1;
  641. break;
  642. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  643. args.v2.acConfig.ucTransmitterSel = 2;
  644. num = 2;
  645. break;
  646. }
  647. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  648. if (dig->coherent_mode)
  649. args.v2.acConfig.fCoherentMode = 1;
  650. }
  651. } else {
  652. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  653. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10);
  654. switch (radeon_encoder->encoder_id) {
  655. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  656. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  657. if (rdev->flags & RADEON_IS_IGP) {
  658. if (radeon_encoder->pixel_clock > 165000) {
  659. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  660. ATOM_TRANSMITTER_CONFIG_LINKA_B);
  661. if (dig_connector->igp_lane_info & 0x3)
  662. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  663. else if (dig_connector->igp_lane_info & 0xc)
  664. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  665. } else {
  666. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  667. if (dig_connector->igp_lane_info & 0x1)
  668. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  669. else if (dig_connector->igp_lane_info & 0x2)
  670. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  671. else if (dig_connector->igp_lane_info & 0x4)
  672. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  673. else if (dig_connector->igp_lane_info & 0x8)
  674. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  675. }
  676. } else {
  677. if (radeon_encoder->pixel_clock > 165000)
  678. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  679. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  680. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  681. else {
  682. if (dig_connector->linkb)
  683. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  684. else
  685. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  686. }
  687. }
  688. break;
  689. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  690. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  691. if (radeon_encoder->pixel_clock > 165000)
  692. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  693. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  694. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  695. else {
  696. if (dig_connector->linkb)
  697. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  698. else
  699. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  700. }
  701. break;
  702. }
  703. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  704. if (dig->coherent_mode)
  705. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  706. }
  707. }
  708. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  709. }
  710. static void atom_rv515_force_tv_scaler(struct radeon_device *rdev)
  711. {
  712. WREG32(0x659C, 0x0);
  713. WREG32(0x6594, 0x705);
  714. WREG32(0x65A4, 0x10001);
  715. WREG32(0x65D8, 0x0);
  716. WREG32(0x65B0, 0x0);
  717. WREG32(0x65C0, 0x0);
  718. WREG32(0x65D4, 0x0);
  719. WREG32(0x6578, 0x0);
  720. WREG32(0x657C, 0x841880A8);
  721. WREG32(0x6578, 0x1);
  722. WREG32(0x657C, 0x84208680);
  723. WREG32(0x6578, 0x2);
  724. WREG32(0x657C, 0xBFF880B0);
  725. WREG32(0x6578, 0x100);
  726. WREG32(0x657C, 0x83D88088);
  727. WREG32(0x6578, 0x101);
  728. WREG32(0x657C, 0x84608680);
  729. WREG32(0x6578, 0x102);
  730. WREG32(0x657C, 0xBFF080D0);
  731. WREG32(0x6578, 0x200);
  732. WREG32(0x657C, 0x83988068);
  733. WREG32(0x6578, 0x201);
  734. WREG32(0x657C, 0x84A08680);
  735. WREG32(0x6578, 0x202);
  736. WREG32(0x657C, 0xBFF080F8);
  737. WREG32(0x6578, 0x300);
  738. WREG32(0x657C, 0x83588058);
  739. WREG32(0x6578, 0x301);
  740. WREG32(0x657C, 0x84E08660);
  741. WREG32(0x6578, 0x302);
  742. WREG32(0x657C, 0xBFF88120);
  743. WREG32(0x6578, 0x400);
  744. WREG32(0x657C, 0x83188040);
  745. WREG32(0x6578, 0x401);
  746. WREG32(0x657C, 0x85008660);
  747. WREG32(0x6578, 0x402);
  748. WREG32(0x657C, 0xBFF88150);
  749. WREG32(0x6578, 0x500);
  750. WREG32(0x657C, 0x82D88030);
  751. WREG32(0x6578, 0x501);
  752. WREG32(0x657C, 0x85408640);
  753. WREG32(0x6578, 0x502);
  754. WREG32(0x657C, 0xBFF88180);
  755. WREG32(0x6578, 0x600);
  756. WREG32(0x657C, 0x82A08018);
  757. WREG32(0x6578, 0x601);
  758. WREG32(0x657C, 0x85808620);
  759. WREG32(0x6578, 0x602);
  760. WREG32(0x657C, 0xBFF081B8);
  761. WREG32(0x6578, 0x700);
  762. WREG32(0x657C, 0x82608010);
  763. WREG32(0x6578, 0x701);
  764. WREG32(0x657C, 0x85A08600);
  765. WREG32(0x6578, 0x702);
  766. WREG32(0x657C, 0x800081F0);
  767. WREG32(0x6578, 0x800);
  768. WREG32(0x657C, 0x8228BFF8);
  769. WREG32(0x6578, 0x801);
  770. WREG32(0x657C, 0x85E085E0);
  771. WREG32(0x6578, 0x802);
  772. WREG32(0x657C, 0xBFF88228);
  773. WREG32(0x6578, 0x10000);
  774. WREG32(0x657C, 0x82A8BF00);
  775. WREG32(0x6578, 0x10001);
  776. WREG32(0x657C, 0x82A08CC0);
  777. WREG32(0x6578, 0x10002);
  778. WREG32(0x657C, 0x8008BEF8);
  779. WREG32(0x6578, 0x10100);
  780. WREG32(0x657C, 0x81F0BF28);
  781. WREG32(0x6578, 0x10101);
  782. WREG32(0x657C, 0x83608CA0);
  783. WREG32(0x6578, 0x10102);
  784. WREG32(0x657C, 0x8018BED0);
  785. WREG32(0x6578, 0x10200);
  786. WREG32(0x657C, 0x8148BF38);
  787. WREG32(0x6578, 0x10201);
  788. WREG32(0x657C, 0x84408C80);
  789. WREG32(0x6578, 0x10202);
  790. WREG32(0x657C, 0x8008BEB8);
  791. WREG32(0x6578, 0x10300);
  792. WREG32(0x657C, 0x80B0BF78);
  793. WREG32(0x6578, 0x10301);
  794. WREG32(0x657C, 0x85008C20);
  795. WREG32(0x6578, 0x10302);
  796. WREG32(0x657C, 0x8020BEA0);
  797. WREG32(0x6578, 0x10400);
  798. WREG32(0x657C, 0x8028BF90);
  799. WREG32(0x6578, 0x10401);
  800. WREG32(0x657C, 0x85E08BC0);
  801. WREG32(0x6578, 0x10402);
  802. WREG32(0x657C, 0x8018BE90);
  803. WREG32(0x6578, 0x10500);
  804. WREG32(0x657C, 0xBFB8BFB0);
  805. WREG32(0x6578, 0x10501);
  806. WREG32(0x657C, 0x86C08B40);
  807. WREG32(0x6578, 0x10502);
  808. WREG32(0x657C, 0x8010BE90);
  809. WREG32(0x6578, 0x10600);
  810. WREG32(0x657C, 0xBF58BFC8);
  811. WREG32(0x6578, 0x10601);
  812. WREG32(0x657C, 0x87A08AA0);
  813. WREG32(0x6578, 0x10602);
  814. WREG32(0x657C, 0x8010BE98);
  815. WREG32(0x6578, 0x10700);
  816. WREG32(0x657C, 0xBF10BFF0);
  817. WREG32(0x6578, 0x10701);
  818. WREG32(0x657C, 0x886089E0);
  819. WREG32(0x6578, 0x10702);
  820. WREG32(0x657C, 0x8018BEB0);
  821. WREG32(0x6578, 0x10800);
  822. WREG32(0x657C, 0xBED8BFE8);
  823. WREG32(0x6578, 0x10801);
  824. WREG32(0x657C, 0x89408940);
  825. WREG32(0x6578, 0x10802);
  826. WREG32(0x657C, 0xBFE8BED8);
  827. WREG32(0x6578, 0x20000);
  828. WREG32(0x657C, 0x80008000);
  829. WREG32(0x6578, 0x20001);
  830. WREG32(0x657C, 0x90008000);
  831. WREG32(0x6578, 0x20002);
  832. WREG32(0x657C, 0x80008000);
  833. WREG32(0x6578, 0x20003);
  834. WREG32(0x657C, 0x80008000);
  835. WREG32(0x6578, 0x20100);
  836. WREG32(0x657C, 0x80108000);
  837. WREG32(0x6578, 0x20101);
  838. WREG32(0x657C, 0x8FE0BF70);
  839. WREG32(0x6578, 0x20102);
  840. WREG32(0x657C, 0xBFE880C0);
  841. WREG32(0x6578, 0x20103);
  842. WREG32(0x657C, 0x80008000);
  843. WREG32(0x6578, 0x20200);
  844. WREG32(0x657C, 0x8018BFF8);
  845. WREG32(0x6578, 0x20201);
  846. WREG32(0x657C, 0x8F80BF08);
  847. WREG32(0x6578, 0x20202);
  848. WREG32(0x657C, 0xBFD081A0);
  849. WREG32(0x6578, 0x20203);
  850. WREG32(0x657C, 0xBFF88000);
  851. WREG32(0x6578, 0x20300);
  852. WREG32(0x657C, 0x80188000);
  853. WREG32(0x6578, 0x20301);
  854. WREG32(0x657C, 0x8EE0BEC0);
  855. WREG32(0x6578, 0x20302);
  856. WREG32(0x657C, 0xBFB082A0);
  857. WREG32(0x6578, 0x20303);
  858. WREG32(0x657C, 0x80008000);
  859. WREG32(0x6578, 0x20400);
  860. WREG32(0x657C, 0x80188000);
  861. WREG32(0x6578, 0x20401);
  862. WREG32(0x657C, 0x8E00BEA0);
  863. WREG32(0x6578, 0x20402);
  864. WREG32(0x657C, 0xBF8883C0);
  865. WREG32(0x6578, 0x20403);
  866. WREG32(0x657C, 0x80008000);
  867. WREG32(0x6578, 0x20500);
  868. WREG32(0x657C, 0x80188000);
  869. WREG32(0x6578, 0x20501);
  870. WREG32(0x657C, 0x8D00BE90);
  871. WREG32(0x6578, 0x20502);
  872. WREG32(0x657C, 0xBF588500);
  873. WREG32(0x6578, 0x20503);
  874. WREG32(0x657C, 0x80008008);
  875. WREG32(0x6578, 0x20600);
  876. WREG32(0x657C, 0x80188000);
  877. WREG32(0x6578, 0x20601);
  878. WREG32(0x657C, 0x8BC0BE98);
  879. WREG32(0x6578, 0x20602);
  880. WREG32(0x657C, 0xBF308660);
  881. WREG32(0x6578, 0x20603);
  882. WREG32(0x657C, 0x80008008);
  883. WREG32(0x6578, 0x20700);
  884. WREG32(0x657C, 0x80108000);
  885. WREG32(0x6578, 0x20701);
  886. WREG32(0x657C, 0x8A80BEB0);
  887. WREG32(0x6578, 0x20702);
  888. WREG32(0x657C, 0xBF0087C0);
  889. WREG32(0x6578, 0x20703);
  890. WREG32(0x657C, 0x80008008);
  891. WREG32(0x6578, 0x20800);
  892. WREG32(0x657C, 0x80108000);
  893. WREG32(0x6578, 0x20801);
  894. WREG32(0x657C, 0x8920BED0);
  895. WREG32(0x6578, 0x20802);
  896. WREG32(0x657C, 0xBED08920);
  897. WREG32(0x6578, 0x20803);
  898. WREG32(0x657C, 0x80008010);
  899. WREG32(0x6578, 0x30000);
  900. WREG32(0x657C, 0x90008000);
  901. WREG32(0x6578, 0x30001);
  902. WREG32(0x657C, 0x80008000);
  903. WREG32(0x6578, 0x30100);
  904. WREG32(0x657C, 0x8FE0BF90);
  905. WREG32(0x6578, 0x30101);
  906. WREG32(0x657C, 0xBFF880A0);
  907. WREG32(0x6578, 0x30200);
  908. WREG32(0x657C, 0x8F60BF40);
  909. WREG32(0x6578, 0x30201);
  910. WREG32(0x657C, 0xBFE88180);
  911. WREG32(0x6578, 0x30300);
  912. WREG32(0x657C, 0x8EC0BF00);
  913. WREG32(0x6578, 0x30301);
  914. WREG32(0x657C, 0xBFC88280);
  915. WREG32(0x6578, 0x30400);
  916. WREG32(0x657C, 0x8DE0BEE0);
  917. WREG32(0x6578, 0x30401);
  918. WREG32(0x657C, 0xBFA083A0);
  919. WREG32(0x6578, 0x30500);
  920. WREG32(0x657C, 0x8CE0BED0);
  921. WREG32(0x6578, 0x30501);
  922. WREG32(0x657C, 0xBF7884E0);
  923. WREG32(0x6578, 0x30600);
  924. WREG32(0x657C, 0x8BA0BED8);
  925. WREG32(0x6578, 0x30601);
  926. WREG32(0x657C, 0xBF508640);
  927. WREG32(0x6578, 0x30700);
  928. WREG32(0x657C, 0x8A60BEE8);
  929. WREG32(0x6578, 0x30701);
  930. WREG32(0x657C, 0xBF2087A0);
  931. WREG32(0x6578, 0x30800);
  932. WREG32(0x657C, 0x8900BF00);
  933. WREG32(0x6578, 0x30801);
  934. WREG32(0x657C, 0xBF008900);
  935. }
  936. static void
  937. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  938. {
  939. struct drm_device *dev = encoder->dev;
  940. struct radeon_device *rdev = dev->dev_private;
  941. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  942. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  943. ENABLE_YUV_PS_ALLOCATION args;
  944. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  945. uint32_t temp, reg;
  946. memset(&args, 0, sizeof(args));
  947. if (rdev->family >= CHIP_R600)
  948. reg = R600_BIOS_3_SCRATCH;
  949. else
  950. reg = RADEON_BIOS_3_SCRATCH;
  951. /* XXX: fix up scratch reg handling */
  952. temp = RREG32(reg);
  953. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  954. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  955. (radeon_crtc->crtc_id << 18)));
  956. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  957. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  958. else
  959. WREG32(reg, 0);
  960. if (enable)
  961. args.ucEnable = ATOM_ENABLE;
  962. args.ucCRTC = radeon_crtc->crtc_id;
  963. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  964. WREG32(reg, temp);
  965. }
  966. static void
  967. atombios_overscan_setup(struct drm_encoder *encoder,
  968. struct drm_display_mode *mode,
  969. struct drm_display_mode *adjusted_mode)
  970. {
  971. struct drm_device *dev = encoder->dev;
  972. struct radeon_device *rdev = dev->dev_private;
  973. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  974. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  975. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  976. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  977. memset(&args, 0, sizeof(args));
  978. args.usOverscanRight = 0;
  979. args.usOverscanLeft = 0;
  980. args.usOverscanBottom = 0;
  981. args.usOverscanTop = 0;
  982. args.ucCRTC = radeon_crtc->crtc_id;
  983. if (radeon_encoder->flags & RADEON_USE_RMX) {
  984. if (radeon_encoder->rmx_type == RMX_FULL) {
  985. args.usOverscanRight = 0;
  986. args.usOverscanLeft = 0;
  987. args.usOverscanBottom = 0;
  988. args.usOverscanTop = 0;
  989. } else if (radeon_encoder->rmx_type == RMX_CENTER) {
  990. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  991. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  992. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  993. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  994. } else if (radeon_encoder->rmx_type == RMX_ASPECT) {
  995. int a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  996. int a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  997. if (a1 > a2) {
  998. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  999. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  1000. } else if (a2 > a1) {
  1001. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  1002. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  1003. }
  1004. }
  1005. }
  1006. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1007. }
  1008. static void
  1009. atombios_scaler_setup(struct drm_encoder *encoder)
  1010. {
  1011. struct drm_device *dev = encoder->dev;
  1012. struct radeon_device *rdev = dev->dev_private;
  1013. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1014. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1015. ENABLE_SCALER_PS_ALLOCATION args;
  1016. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  1017. /* fixme - fill in enc_priv for atom dac */
  1018. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1019. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  1020. return;
  1021. memset(&args, 0, sizeof(args));
  1022. args.ucScaler = radeon_crtc->crtc_id;
  1023. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  1024. switch (tv_std) {
  1025. case TV_STD_NTSC:
  1026. default:
  1027. args.ucTVStandard = ATOM_TV_NTSC;
  1028. break;
  1029. case TV_STD_PAL:
  1030. args.ucTVStandard = ATOM_TV_PAL;
  1031. break;
  1032. case TV_STD_PAL_M:
  1033. args.ucTVStandard = ATOM_TV_PALM;
  1034. break;
  1035. case TV_STD_PAL_60:
  1036. args.ucTVStandard = ATOM_TV_PAL60;
  1037. break;
  1038. case TV_STD_NTSC_J:
  1039. args.ucTVStandard = ATOM_TV_NTSCJ;
  1040. break;
  1041. case TV_STD_SCART_PAL:
  1042. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  1043. break;
  1044. case TV_STD_SECAM:
  1045. args.ucTVStandard = ATOM_TV_SECAM;
  1046. break;
  1047. case TV_STD_PAL_CN:
  1048. args.ucTVStandard = ATOM_TV_PALCN;
  1049. break;
  1050. }
  1051. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  1052. } else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) {
  1053. args.ucTVStandard = ATOM_TV_CV;
  1054. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  1055. } else if (radeon_encoder->flags & RADEON_USE_RMX) {
  1056. if (radeon_encoder->rmx_type == RMX_FULL)
  1057. args.ucEnable = ATOM_SCALER_EXPANSION;
  1058. else if (radeon_encoder->rmx_type == RMX_CENTER)
  1059. args.ucEnable = ATOM_SCALER_CENTER;
  1060. else if (radeon_encoder->rmx_type == RMX_ASPECT)
  1061. args.ucEnable = ATOM_SCALER_EXPANSION;
  1062. } else {
  1063. if (ASIC_IS_AVIVO(rdev))
  1064. args.ucEnable = ATOM_SCALER_DISABLE;
  1065. else
  1066. args.ucEnable = ATOM_SCALER_CENTER;
  1067. }
  1068. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1069. if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT)
  1070. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_RV570) {
  1071. atom_rv515_force_tv_scaler(rdev);
  1072. }
  1073. }
  1074. static void
  1075. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1076. {
  1077. struct drm_device *dev = encoder->dev;
  1078. struct radeon_device *rdev = dev->dev_private;
  1079. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1080. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1081. int index = 0;
  1082. bool is_dig = false;
  1083. memset(&args, 0, sizeof(args));
  1084. switch (radeon_encoder->encoder_id) {
  1085. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1086. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1087. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1088. break;
  1089. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1090. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1091. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1092. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1093. is_dig = true;
  1094. break;
  1095. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1096. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1097. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1098. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1099. break;
  1100. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1101. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1102. break;
  1103. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1104. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1105. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1106. else
  1107. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1108. break;
  1109. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1110. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1111. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  1112. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1113. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  1114. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1115. else
  1116. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1117. break;
  1118. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1119. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1120. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  1121. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1122. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  1123. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1124. else
  1125. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1126. break;
  1127. }
  1128. if (is_dig) {
  1129. switch (mode) {
  1130. case DRM_MODE_DPMS_ON:
  1131. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  1132. break;
  1133. case DRM_MODE_DPMS_STANDBY:
  1134. case DRM_MODE_DPMS_SUSPEND:
  1135. case DRM_MODE_DPMS_OFF:
  1136. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  1137. break;
  1138. }
  1139. } else {
  1140. switch (mode) {
  1141. case DRM_MODE_DPMS_ON:
  1142. args.ucAction = ATOM_ENABLE;
  1143. break;
  1144. case DRM_MODE_DPMS_STANDBY:
  1145. case DRM_MODE_DPMS_SUSPEND:
  1146. case DRM_MODE_DPMS_OFF:
  1147. args.ucAction = ATOM_DISABLE;
  1148. break;
  1149. }
  1150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1151. }
  1152. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1153. }
  1154. union crtc_sourc_param {
  1155. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1156. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1157. };
  1158. static void
  1159. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1160. {
  1161. struct drm_device *dev = encoder->dev;
  1162. struct radeon_device *rdev = dev->dev_private;
  1163. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1165. union crtc_sourc_param args;
  1166. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1167. uint8_t frev, crev;
  1168. memset(&args, 0, sizeof(args));
  1169. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1170. switch (frev) {
  1171. case 1:
  1172. switch (crev) {
  1173. case 1:
  1174. default:
  1175. if (ASIC_IS_AVIVO(rdev))
  1176. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1177. else {
  1178. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1179. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1180. } else {
  1181. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1182. }
  1183. }
  1184. switch (radeon_encoder->encoder_id) {
  1185. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1186. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1187. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1188. break;
  1189. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1190. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1191. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1192. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1193. else
  1194. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1195. break;
  1196. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1197. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1198. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1199. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1200. break;
  1201. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1202. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1203. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  1204. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1205. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  1206. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1207. else
  1208. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1209. break;
  1210. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1211. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1212. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  1213. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1214. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  1215. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1216. else
  1217. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1218. break;
  1219. }
  1220. break;
  1221. case 2:
  1222. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1223. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1224. switch (radeon_encoder->encoder_id) {
  1225. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1226. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1227. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1228. if (ASIC_IS_DCE32(rdev)) {
  1229. if (radeon_crtc->crtc_id)
  1230. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1231. else
  1232. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1233. } else
  1234. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1235. break;
  1236. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1237. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1238. break;
  1239. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1240. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1241. break;
  1242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1243. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  1244. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1245. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  1246. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1247. else
  1248. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1249. break;
  1250. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1251. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT))
  1252. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1253. else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT))
  1254. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1255. else
  1256. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1257. break;
  1258. }
  1259. break;
  1260. }
  1261. break;
  1262. default:
  1263. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1264. break;
  1265. }
  1266. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1267. }
  1268. static void
  1269. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1270. struct drm_display_mode *mode)
  1271. {
  1272. struct drm_device *dev = encoder->dev;
  1273. struct radeon_device *rdev = dev->dev_private;
  1274. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1275. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1276. /* Funky macbooks */
  1277. if ((dev->pdev->device == 0x71C5) &&
  1278. (dev->pdev->subsystem_vendor == 0x106b) &&
  1279. (dev->pdev->subsystem_device == 0x0080)) {
  1280. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1281. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1282. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1283. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1284. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1285. }
  1286. }
  1287. /* set scaler clears this on some chips */
  1288. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1289. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, AVIVO_D1MODE_INTERLEAVE_EN);
  1290. }
  1291. static void
  1292. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1293. struct drm_display_mode *mode,
  1294. struct drm_display_mode *adjusted_mode)
  1295. {
  1296. struct drm_device *dev = encoder->dev;
  1297. struct radeon_device *rdev = dev->dev_private;
  1298. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1299. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1300. if (radeon_encoder->enc_priv) {
  1301. struct radeon_encoder_atom_dig *dig;
  1302. dig = radeon_encoder->enc_priv;
  1303. dig->dig_block = radeon_crtc->crtc_id;
  1304. }
  1305. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1306. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1307. atombios_overscan_setup(encoder, mode, adjusted_mode);
  1308. atombios_scaler_setup(encoder);
  1309. atombios_set_encoder_crtc_source(encoder);
  1310. if (ASIC_IS_AVIVO(rdev)) {
  1311. if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1312. atombios_yuv_setup(encoder, true);
  1313. else
  1314. atombios_yuv_setup(encoder, false);
  1315. }
  1316. switch (radeon_encoder->encoder_id) {
  1317. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1318. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1319. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1320. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1321. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1322. break;
  1323. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1324. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1325. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1326. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1327. /* disable the encoder and transmitter */
  1328. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  1329. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1330. /* setup and enable the encoder and transmitter */
  1331. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1332. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP);
  1333. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  1334. break;
  1335. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1336. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1337. break;
  1338. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1339. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1340. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1341. break;
  1342. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1343. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1344. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1345. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1346. atombios_dac_setup(encoder, ATOM_ENABLE);
  1347. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1348. atombios_tv_setup(encoder, ATOM_ENABLE);
  1349. break;
  1350. }
  1351. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1352. }
  1353. static bool
  1354. atombios_dac_load_detect(struct drm_encoder *encoder)
  1355. {
  1356. struct drm_device *dev = encoder->dev;
  1357. struct radeon_device *rdev = dev->dev_private;
  1358. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1359. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1360. ATOM_DEVICE_CV_SUPPORT |
  1361. ATOM_DEVICE_CRT_SUPPORT)) {
  1362. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1363. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1364. uint8_t frev, crev;
  1365. memset(&args, 0, sizeof(args));
  1366. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1367. args.sDacload.ucMisc = 0;
  1368. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1369. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1370. args.sDacload.ucDacType = ATOM_DAC_A;
  1371. else
  1372. args.sDacload.ucDacType = ATOM_DAC_B;
  1373. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1374. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1375. else if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1376. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1377. else if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  1378. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1379. if (crev >= 3)
  1380. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1381. } else if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1382. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1383. if (crev >= 3)
  1384. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1385. }
  1386. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1387. return true;
  1388. } else
  1389. return false;
  1390. }
  1391. static enum drm_connector_status
  1392. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1393. {
  1394. struct drm_device *dev = encoder->dev;
  1395. struct radeon_device *rdev = dev->dev_private;
  1396. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1397. uint32_t bios_0_scratch;
  1398. if (!atombios_dac_load_detect(encoder)) {
  1399. DRM_DEBUG("detect returned false \n");
  1400. return connector_status_unknown;
  1401. }
  1402. if (rdev->family >= CHIP_R600)
  1403. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1404. else
  1405. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1406. DRM_DEBUG("Bios 0 scratch %x\n", bios_0_scratch);
  1407. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1408. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1409. return connector_status_connected;
  1410. } else if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1411. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1412. return connector_status_connected;
  1413. } else if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  1414. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1415. return connector_status_connected;
  1416. } else if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1417. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1418. return connector_status_connected; /* CTV */
  1419. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1420. return connector_status_connected; /* STV */
  1421. }
  1422. return connector_status_disconnected;
  1423. }
  1424. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1425. {
  1426. radeon_atom_output_lock(encoder, true);
  1427. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1428. }
  1429. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1430. {
  1431. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1432. radeon_atom_output_lock(encoder, false);
  1433. }
  1434. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1435. .dpms = radeon_atom_encoder_dpms,
  1436. .mode_fixup = radeon_atom_mode_fixup,
  1437. .prepare = radeon_atom_encoder_prepare,
  1438. .mode_set = radeon_atom_encoder_mode_set,
  1439. .commit = radeon_atom_encoder_commit,
  1440. /* no detect for TMDS/LVDS yet */
  1441. };
  1442. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1443. .dpms = radeon_atom_encoder_dpms,
  1444. .mode_fixup = radeon_atom_mode_fixup,
  1445. .prepare = radeon_atom_encoder_prepare,
  1446. .mode_set = radeon_atom_encoder_mode_set,
  1447. .commit = radeon_atom_encoder_commit,
  1448. .detect = radeon_atom_dac_detect,
  1449. };
  1450. void radeon_enc_destroy(struct drm_encoder *encoder)
  1451. {
  1452. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1453. kfree(radeon_encoder->enc_priv);
  1454. drm_encoder_cleanup(encoder);
  1455. kfree(radeon_encoder);
  1456. }
  1457. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1458. .destroy = radeon_enc_destroy,
  1459. };
  1460. struct radeon_encoder_atom_dig *
  1461. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1462. {
  1463. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1464. if (!dig)
  1465. return NULL;
  1466. /* coherent mode by default */
  1467. dig->coherent_mode = true;
  1468. return dig;
  1469. }
  1470. void
  1471. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1472. {
  1473. struct drm_encoder *encoder;
  1474. struct radeon_encoder *radeon_encoder;
  1475. /* see if we already added it */
  1476. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1477. radeon_encoder = to_radeon_encoder(encoder);
  1478. if (radeon_encoder->encoder_id == encoder_id) {
  1479. radeon_encoder->devices |= supported_device;
  1480. return;
  1481. }
  1482. }
  1483. /* add a new one */
  1484. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1485. if (!radeon_encoder)
  1486. return;
  1487. encoder = &radeon_encoder->base;
  1488. encoder->possible_crtcs = 0x3;
  1489. encoder->possible_clones = 0;
  1490. radeon_encoder->enc_priv = NULL;
  1491. radeon_encoder->encoder_id = encoder_id;
  1492. radeon_encoder->devices = supported_device;
  1493. switch (radeon_encoder->encoder_id) {
  1494. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1495. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1496. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1497. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1498. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1499. radeon_encoder->rmx_type = RMX_FULL;
  1500. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1501. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1502. } else {
  1503. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1504. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1505. }
  1506. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1507. break;
  1508. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1509. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1510. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1511. break;
  1512. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1513. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1514. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1515. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1516. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1517. break;
  1518. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1519. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1520. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1521. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1522. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1523. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1524. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1525. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1526. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1527. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1528. break;
  1529. }
  1530. }