radeon_drv.h 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20080528"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading).
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. * 1.18- Add support for GL_ATI_fragment_shader, new packets
  82. * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
  83. * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
  84. * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
  85. * 1.19- Add support for gart table in FB memory and PCIE r300
  86. * 1.20- Add support for r300 texrect
  87. * 1.21- Add support for card type getparam
  88. * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
  89. * 1.23- Add new radeon memory map work from benh
  90. * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
  91. * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
  92. * new packet type)
  93. * 1.26- Add support for variable size PCI(E) gart aperture
  94. * 1.27- Add support for IGP GART
  95. * 1.28- Add support for VBL on CRTC2
  96. * 1.29- R500 3D cmd buffer support
  97. * 1.30- Add support for occlusion queries
  98. */
  99. #define DRIVER_MAJOR 1
  100. #define DRIVER_MINOR 30
  101. #define DRIVER_PATCHLEVEL 0
  102. /*
  103. * Radeon chip families
  104. */
  105. enum radeon_family {
  106. CHIP_R100,
  107. CHIP_RV100,
  108. CHIP_RS100,
  109. CHIP_RV200,
  110. CHIP_RS200,
  111. CHIP_R200,
  112. CHIP_RV250,
  113. CHIP_RS300,
  114. CHIP_RV280,
  115. CHIP_R300,
  116. CHIP_R350,
  117. CHIP_RV350,
  118. CHIP_RV380,
  119. CHIP_R420,
  120. CHIP_R423,
  121. CHIP_RV410,
  122. CHIP_RS400,
  123. CHIP_RS480,
  124. CHIP_RS600,
  125. CHIP_RS690,
  126. CHIP_RS740,
  127. CHIP_RV515,
  128. CHIP_R520,
  129. CHIP_RV530,
  130. CHIP_RV560,
  131. CHIP_RV570,
  132. CHIP_R580,
  133. CHIP_R600,
  134. CHIP_RV610,
  135. CHIP_RV630,
  136. CHIP_RV620,
  137. CHIP_RV635,
  138. CHIP_RV670,
  139. CHIP_RS780,
  140. CHIP_RV770,
  141. CHIP_RV730,
  142. CHIP_RV710,
  143. CHIP_RV740,
  144. CHIP_LAST,
  145. };
  146. enum radeon_cp_microcode_version {
  147. UCODE_R100,
  148. UCODE_R200,
  149. UCODE_R300,
  150. };
  151. /*
  152. * Chip flags
  153. */
  154. enum radeon_chip_flags {
  155. RADEON_FAMILY_MASK = 0x0000ffffUL,
  156. RADEON_FLAGS_MASK = 0xffff0000UL,
  157. RADEON_IS_MOBILITY = 0x00010000UL,
  158. RADEON_IS_IGP = 0x00020000UL,
  159. RADEON_SINGLE_CRTC = 0x00040000UL,
  160. RADEON_IS_AGP = 0x00080000UL,
  161. RADEON_HAS_HIERZ = 0x00100000UL,
  162. RADEON_IS_PCIE = 0x00200000UL,
  163. RADEON_NEW_MEMMAP = 0x00400000UL,
  164. RADEON_IS_PCI = 0x00800000UL,
  165. RADEON_IS_IGPGART = 0x01000000UL,
  166. };
  167. typedef struct drm_radeon_freelist {
  168. unsigned int age;
  169. struct drm_buf *buf;
  170. struct drm_radeon_freelist *next;
  171. struct drm_radeon_freelist *prev;
  172. } drm_radeon_freelist_t;
  173. typedef struct drm_radeon_ring_buffer {
  174. u32 *start;
  175. u32 *end;
  176. int size;
  177. int size_l2qw;
  178. int rptr_update; /* Double Words */
  179. int rptr_update_l2qw; /* log2 Quad Words */
  180. int fetch_size; /* Double Words */
  181. int fetch_size_l2ow; /* log2 Oct Words */
  182. u32 tail;
  183. u32 tail_mask;
  184. int space;
  185. int high_mark;
  186. } drm_radeon_ring_buffer_t;
  187. typedef struct drm_radeon_depth_clear_t {
  188. u32 rb3d_cntl;
  189. u32 rb3d_zstencilcntl;
  190. u32 se_cntl;
  191. } drm_radeon_depth_clear_t;
  192. struct drm_radeon_driver_file_fields {
  193. int64_t radeon_fb_delta;
  194. };
  195. struct mem_block {
  196. struct mem_block *next;
  197. struct mem_block *prev;
  198. int start;
  199. int size;
  200. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  201. };
  202. struct radeon_surface {
  203. int refcount;
  204. u32 lower;
  205. u32 upper;
  206. u32 flags;
  207. };
  208. struct radeon_virt_surface {
  209. int surface_index;
  210. u32 lower;
  211. u32 upper;
  212. u32 flags;
  213. struct drm_file *file_priv;
  214. #define PCIGART_FILE_PRIV ((void *) -1L)
  215. };
  216. #define RADEON_FLUSH_EMITED (1 << 0)
  217. #define RADEON_PURGE_EMITED (1 << 1)
  218. struct drm_radeon_master_private {
  219. drm_local_map_t *sarea;
  220. drm_radeon_sarea_t *sarea_priv;
  221. };
  222. typedef struct drm_radeon_private {
  223. drm_radeon_ring_buffer_t ring;
  224. u32 fb_location;
  225. u32 fb_size;
  226. int new_memmap;
  227. int gart_size;
  228. u32 gart_vm_start;
  229. unsigned long gart_buffers_offset;
  230. int cp_mode;
  231. int cp_running;
  232. drm_radeon_freelist_t *head;
  233. drm_radeon_freelist_t *tail;
  234. int last_buf;
  235. int writeback_works;
  236. int usec_timeout;
  237. int microcode_version;
  238. struct {
  239. u32 boxes;
  240. int freelist_timeouts;
  241. int freelist_loops;
  242. int requested_bufs;
  243. int last_frame_reads;
  244. int last_clear_reads;
  245. int clears;
  246. int texture_uploads;
  247. } stats;
  248. int do_boxes;
  249. int page_flipping;
  250. u32 color_fmt;
  251. unsigned int front_offset;
  252. unsigned int front_pitch;
  253. unsigned int back_offset;
  254. unsigned int back_pitch;
  255. u32 depth_fmt;
  256. unsigned int depth_offset;
  257. unsigned int depth_pitch;
  258. u32 front_pitch_offset;
  259. u32 back_pitch_offset;
  260. u32 depth_pitch_offset;
  261. drm_radeon_depth_clear_t depth_clear;
  262. unsigned long ring_offset;
  263. unsigned long ring_rptr_offset;
  264. unsigned long buffers_offset;
  265. unsigned long gart_textures_offset;
  266. drm_local_map_t *sarea;
  267. drm_local_map_t *cp_ring;
  268. drm_local_map_t *ring_rptr;
  269. drm_local_map_t *gart_textures;
  270. struct mem_block *gart_heap;
  271. struct mem_block *fb_heap;
  272. /* SW interrupt */
  273. wait_queue_head_t swi_queue;
  274. atomic_t swi_emitted;
  275. int vblank_crtc;
  276. uint32_t irq_enable_reg;
  277. uint32_t r500_disp_irq_reg;
  278. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  279. struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
  280. unsigned long pcigart_offset;
  281. unsigned int pcigart_offset_set;
  282. struct drm_ati_pcigart_info gart_info;
  283. u32 scratch_ages[5];
  284. /* starting from here on, data is preserved accross an open */
  285. uint32_t flags; /* see radeon_chip_flags */
  286. resource_size_t fb_aper_offset;
  287. int num_gb_pipes;
  288. int track_flush;
  289. drm_local_map_t *mmio;
  290. /* r6xx/r7xx pipe/shader config */
  291. int r600_max_pipes;
  292. int r600_max_tile_pipes;
  293. int r600_max_simds;
  294. int r600_max_backends;
  295. int r600_max_gprs;
  296. int r600_max_threads;
  297. int r600_max_stack_entries;
  298. int r600_max_hw_contexts;
  299. int r600_max_gs_threads;
  300. int r600_sx_max_export_size;
  301. int r600_sx_max_export_pos_size;
  302. int r600_sx_max_export_smx_size;
  303. int r600_sq_num_cf_insts;
  304. int r700_sx_num_of_sets;
  305. int r700_sc_prim_fifo_size;
  306. int r700_sc_hiz_tile_fifo_size;
  307. int r700_sc_earlyz_tile_fifo_fize;
  308. } drm_radeon_private_t;
  309. typedef struct drm_radeon_buf_priv {
  310. u32 age;
  311. } drm_radeon_buf_priv_t;
  312. typedef struct drm_radeon_kcmd_buffer {
  313. int bufsz;
  314. char *buf;
  315. int nbox;
  316. struct drm_clip_rect __user *boxes;
  317. } drm_radeon_kcmd_buffer_t;
  318. extern int radeon_no_wb;
  319. extern struct drm_ioctl_desc radeon_ioctls[];
  320. extern int radeon_max_ioctl;
  321. extern u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv);
  322. extern void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val);
  323. #define GET_RING_HEAD(dev_priv) radeon_get_ring_head(dev_priv)
  324. #define SET_RING_HEAD(dev_priv, val) radeon_set_ring_head(dev_priv, val)
  325. /* Check whether the given hardware address is inside the framebuffer or the
  326. * GART area.
  327. */
  328. static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
  329. u64 off)
  330. {
  331. u32 fb_start = dev_priv->fb_location;
  332. u32 fb_end = fb_start + dev_priv->fb_size - 1;
  333. u32 gart_start = dev_priv->gart_vm_start;
  334. u32 gart_end = gart_start + dev_priv->gart_size - 1;
  335. return ((off >= fb_start && off <= fb_end) ||
  336. (off >= gart_start && off <= gart_end));
  337. }
  338. /* radeon_cp.c */
  339. extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
  340. extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
  341. extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
  342. extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  343. extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
  344. extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
  345. extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
  346. extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
  347. extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
  348. extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
  349. extern void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc);
  350. extern void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base);
  351. extern u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr);
  352. extern void radeon_freelist_reset(struct drm_device * dev);
  353. extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
  354. extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
  355. extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
  356. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  357. extern int radeon_presetup(struct drm_device *dev);
  358. extern int radeon_driver_postcleanup(struct drm_device *dev);
  359. extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
  360. extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
  361. extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
  362. extern void radeon_mem_takedown(struct mem_block **heap);
  363. extern void radeon_mem_release(struct drm_file *file_priv,
  364. struct mem_block *heap);
  365. extern void radeon_enable_bm(struct drm_radeon_private *dev_priv);
  366. extern u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off);
  367. extern void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val);
  368. /* radeon_irq.c */
  369. extern void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state);
  370. extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
  371. extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
  372. extern void radeon_do_release(struct drm_device * dev);
  373. extern u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc);
  374. extern int radeon_enable_vblank(struct drm_device *dev, int crtc);
  375. extern void radeon_disable_vblank(struct drm_device *dev, int crtc);
  376. extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
  377. extern void radeon_driver_irq_preinstall(struct drm_device * dev);
  378. extern int radeon_driver_irq_postinstall(struct drm_device *dev);
  379. extern void radeon_driver_irq_uninstall(struct drm_device * dev);
  380. extern void radeon_enable_interrupt(struct drm_device *dev);
  381. extern int radeon_vblank_crtc_get(struct drm_device *dev);
  382. extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
  383. extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
  384. extern int radeon_driver_unload(struct drm_device *dev);
  385. extern int radeon_driver_firstopen(struct drm_device *dev);
  386. extern void radeon_driver_preclose(struct drm_device *dev,
  387. struct drm_file *file_priv);
  388. extern void radeon_driver_postclose(struct drm_device *dev,
  389. struct drm_file *file_priv);
  390. extern void radeon_driver_lastclose(struct drm_device * dev);
  391. extern int radeon_driver_open(struct drm_device *dev,
  392. struct drm_file *file_priv);
  393. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  394. unsigned long arg);
  395. extern int radeon_master_create(struct drm_device *dev, struct drm_master *master);
  396. extern void radeon_master_destroy(struct drm_device *dev, struct drm_master *master);
  397. extern void radeon_cp_dispatch_flip(struct drm_device *dev, struct drm_master *master);
  398. /* r300_cmdbuf.c */
  399. extern void r300_init_reg_flags(struct drm_device *dev);
  400. extern int r300_do_cp_cmdbuf(struct drm_device *dev,
  401. struct drm_file *file_priv,
  402. drm_radeon_kcmd_buffer_t *cmdbuf);
  403. /* r600_cp.c */
  404. extern int r600_do_engine_reset(struct drm_device *dev);
  405. extern int r600_do_cleanup_cp(struct drm_device *dev);
  406. extern int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  407. struct drm_file *file_priv);
  408. extern int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv);
  409. extern int r600_do_cp_idle(drm_radeon_private_t *dev_priv);
  410. extern void r600_do_cp_start(drm_radeon_private_t *dev_priv);
  411. extern void r600_do_cp_reset(drm_radeon_private_t *dev_priv);
  412. extern void r600_do_cp_stop(drm_radeon_private_t *dev_priv);
  413. extern int r600_cp_dispatch_indirect(struct drm_device *dev,
  414. struct drm_buf *buf, int start, int end);
  415. extern int r600_page_table_init(struct drm_device *dev);
  416. extern void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info);
  417. /* Flags for stats.boxes
  418. */
  419. #define RADEON_BOX_DMA_IDLE 0x1
  420. #define RADEON_BOX_RING_FULL 0x2
  421. #define RADEON_BOX_FLIP 0x4
  422. #define RADEON_BOX_WAIT_IDLE 0x8
  423. #define RADEON_BOX_TEXTURE_LOAD 0x10
  424. /* Register definitions, register access macros and drmAddMap constants
  425. * for Radeon kernel driver.
  426. */
  427. #define RADEON_MM_INDEX 0x0000
  428. #define RADEON_MM_DATA 0x0004
  429. #define RADEON_AGP_COMMAND 0x0f60
  430. #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
  431. # define RADEON_AGP_ENABLE (1<<8)
  432. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  433. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  434. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  435. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  436. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  437. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  438. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  439. /*
  440. * PCIE radeons (rv370/rv380, rv410, r423/r430/r480, r5xx)
  441. * don't have an explicit bus mastering disable bit. It's handled
  442. * by the PCI D-states. PMI_BM_DIS disables D-state bus master
  443. * handling, not bus mastering itself.
  444. */
  445. #define RADEON_BUS_CNTL 0x0030
  446. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  447. # define RADEON_BUS_MASTER_DIS (1 << 6)
  448. /* rs600/rs690/rs740 */
  449. # define RS600_BUS_MASTER_DIS (1 << 14)
  450. # define RS600_MSI_REARM (1 << 20)
  451. /* see RS400_MSI_REARM in AIC_CNTL for rs480 */
  452. #define RADEON_BUS_CNTL1 0x0034
  453. # define RADEON_PMI_BM_DIS (1 << 2)
  454. # define RADEON_PMI_INT_DIS (1 << 3)
  455. #define RV370_BUS_CNTL 0x004c
  456. # define RV370_PMI_BM_DIS (1 << 5)
  457. # define RV370_PMI_INT_DIS (1 << 6)
  458. #define RADEON_MSI_REARM_EN 0x0160
  459. /* rv370/rv380, rv410, r423/r430/r480, r5xx */
  460. # define RV370_MSI_REARM_EN (1 << 0)
  461. #define RADEON_CLOCK_CNTL_DATA 0x000c
  462. # define RADEON_PLL_WR_EN (1 << 7)
  463. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  464. #define RADEON_CONFIG_APER_SIZE 0x0108
  465. #define RADEON_CONFIG_MEMSIZE 0x00f8
  466. #define RADEON_CRTC_OFFSET 0x0224
  467. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  468. # define RADEON_CRTC_TILE_EN (1 << 15)
  469. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  470. #define RADEON_CRTC2_OFFSET 0x0324
  471. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  472. #define RADEON_PCIE_INDEX 0x0030
  473. #define RADEON_PCIE_DATA 0x0034
  474. #define RADEON_PCIE_TX_GART_CNTL 0x10
  475. # define RADEON_PCIE_TX_GART_EN (1 << 0)
  476. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1)
  477. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1)
  478. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1)
  479. # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3)
  480. # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3)
  481. # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5)
  482. # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8)
  483. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
  484. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
  485. #define RADEON_PCIE_TX_GART_BASE 0x13
  486. #define RADEON_PCIE_TX_GART_START_LO 0x14
  487. #define RADEON_PCIE_TX_GART_START_HI 0x15
  488. #define RADEON_PCIE_TX_GART_END_LO 0x16
  489. #define RADEON_PCIE_TX_GART_END_HI 0x17
  490. #define RS480_NB_MC_INDEX 0x168
  491. # define RS480_NB_MC_IND_WR_EN (1 << 8)
  492. #define RS480_NB_MC_DATA 0x16c
  493. #define RS690_MC_INDEX 0x78
  494. # define RS690_MC_INDEX_MASK 0x1ff
  495. # define RS690_MC_INDEX_WR_EN (1 << 9)
  496. # define RS690_MC_INDEX_WR_ACK 0x7f
  497. #define RS690_MC_DATA 0x7c
  498. /* MC indirect registers */
  499. #define RS480_MC_MISC_CNTL 0x18
  500. # define RS480_DISABLE_GTW (1 << 1)
  501. /* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */
  502. # define RS480_GART_INDEX_REG_EN (1 << 12)
  503. # define RS690_BLOCK_GFX_D3_EN (1 << 14)
  504. #define RS480_K8_FB_LOCATION 0x1e
  505. #define RS480_GART_FEATURE_ID 0x2b
  506. # define RS480_HANG_EN (1 << 11)
  507. # define RS480_TLB_ENABLE (1 << 18)
  508. # define RS480_P2P_ENABLE (1 << 19)
  509. # define RS480_GTW_LAC_EN (1 << 25)
  510. # define RS480_2LEVEL_GART (0 << 30)
  511. # define RS480_1LEVEL_GART (1 << 30)
  512. # define RS480_PDC_EN (1 << 31)
  513. #define RS480_GART_BASE 0x2c
  514. #define RS480_GART_CACHE_CNTRL 0x2e
  515. # define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */
  516. #define RS480_AGP_ADDRESS_SPACE_SIZE 0x38
  517. # define RS480_GART_EN (1 << 0)
  518. # define RS480_VA_SIZE_32MB (0 << 1)
  519. # define RS480_VA_SIZE_64MB (1 << 1)
  520. # define RS480_VA_SIZE_128MB (2 << 1)
  521. # define RS480_VA_SIZE_256MB (3 << 1)
  522. # define RS480_VA_SIZE_512MB (4 << 1)
  523. # define RS480_VA_SIZE_1GB (5 << 1)
  524. # define RS480_VA_SIZE_2GB (6 << 1)
  525. #define RS480_AGP_MODE_CNTL 0x39
  526. # define RS480_POST_GART_Q_SIZE (1 << 18)
  527. # define RS480_NONGART_SNOOP (1 << 19)
  528. # define RS480_AGP_RD_BUF_SIZE (1 << 20)
  529. # define RS480_REQ_TYPE_SNOOP_SHIFT 22
  530. # define RS480_REQ_TYPE_SNOOP_MASK 0x3
  531. # define RS480_REQ_TYPE_SNOOP_DIS (1 << 24)
  532. #define RS480_MC_MISC_UMA_CNTL 0x5f
  533. #define RS480_MC_MCLK_CNTL 0x7a
  534. #define RS480_MC_UMA_DUALCH_CNTL 0x86
  535. #define RS690_MC_FB_LOCATION 0x100
  536. #define RS690_MC_AGP_LOCATION 0x101
  537. #define RS690_MC_AGP_BASE 0x102
  538. #define RS690_MC_AGP_BASE_2 0x103
  539. #define RS600_MC_INDEX 0x70
  540. # define RS600_MC_ADDR_MASK 0xffff
  541. # define RS600_MC_IND_SEQ_RBS_0 (1 << 16)
  542. # define RS600_MC_IND_SEQ_RBS_1 (1 << 17)
  543. # define RS600_MC_IND_SEQ_RBS_2 (1 << 18)
  544. # define RS600_MC_IND_SEQ_RBS_3 (1 << 19)
  545. # define RS600_MC_IND_AIC_RBS (1 << 20)
  546. # define RS600_MC_IND_CITF_ARB0 (1 << 21)
  547. # define RS600_MC_IND_CITF_ARB1 (1 << 22)
  548. # define RS600_MC_IND_WR_EN (1 << 23)
  549. #define RS600_MC_DATA 0x74
  550. #define RS600_MC_STATUS 0x0
  551. # define RS600_MC_IDLE (1 << 1)
  552. #define RS600_MC_FB_LOCATION 0x4
  553. #define RS600_MC_AGP_LOCATION 0x5
  554. #define RS600_AGP_BASE 0x6
  555. #define RS600_AGP_BASE_2 0x7
  556. #define RS600_MC_CNTL1 0x9
  557. # define RS600_ENABLE_PAGE_TABLES (1 << 26)
  558. #define RS600_MC_PT0_CNTL 0x100
  559. # define RS600_ENABLE_PT (1 << 0)
  560. # define RS600_EFFECTIVE_L2_CACHE_SIZE(x) ((x) << 15)
  561. # define RS600_EFFECTIVE_L2_QUEUE_SIZE(x) ((x) << 21)
  562. # define RS600_INVALIDATE_ALL_L1_TLBS (1 << 28)
  563. # define RS600_INVALIDATE_L2_CACHE (1 << 29)
  564. #define RS600_MC_PT0_CONTEXT0_CNTL 0x102
  565. # define RS600_ENABLE_PAGE_TABLE (1 << 0)
  566. # define RS600_PAGE_TABLE_TYPE_FLAT (0 << 1)
  567. #define RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR 0x112
  568. #define RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR 0x114
  569. #define RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR 0x11c
  570. #define RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR 0x12c
  571. #define RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR 0x13c
  572. #define RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR 0x14c
  573. #define RS600_MC_PT0_CLIENT0_CNTL 0x16c
  574. # define RS600_ENABLE_TRANSLATION_MODE_OVERRIDE (1 << 0)
  575. # define RS600_TRANSLATION_MODE_OVERRIDE (1 << 1)
  576. # define RS600_SYSTEM_ACCESS_MODE_MASK (3 << 8)
  577. # define RS600_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 8)
  578. # define RS600_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 8)
  579. # define RS600_SYSTEM_ACCESS_MODE_IN_SYS (2 << 8)
  580. # define RS600_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 8)
  581. # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH (0 << 10)
  582. # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 10)
  583. # define RS600_EFFECTIVE_L1_CACHE_SIZE(x) ((x) << 11)
  584. # define RS600_ENABLE_FRAGMENT_PROCESSING (1 << 14)
  585. # define RS600_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
  586. # define RS600_INVALIDATE_L1_TLB (1 << 20)
  587. #define R520_MC_IND_INDEX 0x70
  588. #define R520_MC_IND_WR_EN (1 << 24)
  589. #define R520_MC_IND_DATA 0x74
  590. #define RV515_MC_FB_LOCATION 0x01
  591. #define RV515_MC_AGP_LOCATION 0x02
  592. #define RV515_MC_AGP_BASE 0x03
  593. #define RV515_MC_AGP_BASE_2 0x04
  594. #define R520_MC_FB_LOCATION 0x04
  595. #define R520_MC_AGP_LOCATION 0x05
  596. #define R520_MC_AGP_BASE 0x06
  597. #define R520_MC_AGP_BASE_2 0x07
  598. #define RADEON_MPP_TB_CONFIG 0x01c0
  599. #define RADEON_MEM_CNTL 0x0140
  600. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  601. #define RADEON_AGP_BASE_2 0x015c /* r200+ only */
  602. #define RS480_AGP_BASE_2 0x0164
  603. #define RADEON_AGP_BASE 0x0170
  604. /* pipe config regs */
  605. #define R400_GB_PIPE_SELECT 0x402c
  606. #define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */
  607. #define R300_GB_TILE_CONFIG 0x4018
  608. # define R300_ENABLE_TILING (1 << 0)
  609. # define R300_PIPE_COUNT_RV350 (0 << 1)
  610. # define R300_PIPE_COUNT_R300 (3 << 1)
  611. # define R300_PIPE_COUNT_R420_3P (6 << 1)
  612. # define R300_PIPE_COUNT_R420 (7 << 1)
  613. # define R300_TILE_SIZE_8 (0 << 4)
  614. # define R300_TILE_SIZE_16 (1 << 4)
  615. # define R300_TILE_SIZE_32 (2 << 4)
  616. # define R300_SUBPIXEL_1_12 (0 << 16)
  617. # define R300_SUBPIXEL_1_16 (1 << 16)
  618. #define R300_DST_PIPE_CONFIG 0x170c
  619. # define R300_PIPE_AUTO_CONFIG (1 << 31)
  620. #define R300_RB2D_DSTCACHE_MODE 0x3428
  621. # define R300_DC_AUTOFLUSH_ENABLE (1 << 8)
  622. # define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17)
  623. #define RADEON_RB3D_COLOROFFSET 0x1c40
  624. #define RADEON_RB3D_COLORPITCH 0x1c48
  625. #define RADEON_SRC_X_Y 0x1590
  626. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  627. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  628. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  629. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  630. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  631. # define RADEON_GMC_DST_16BPP (4 << 8)
  632. # define RADEON_GMC_DST_24BPP (5 << 8)
  633. # define RADEON_GMC_DST_32BPP (6 << 8)
  634. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  635. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  636. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  637. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  638. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  639. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  640. # define RADEON_ROP3_S 0x00cc0000
  641. # define RADEON_ROP3_P 0x00f00000
  642. #define RADEON_DP_WRITE_MASK 0x16cc
  643. #define RADEON_SRC_PITCH_OFFSET 0x1428
  644. #define RADEON_DST_PITCH_OFFSET 0x142c
  645. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  646. # define RADEON_DST_TILE_LINEAR (0 << 30)
  647. # define RADEON_DST_TILE_MACRO (1 << 30)
  648. # define RADEON_DST_TILE_MICRO (2 << 30)
  649. # define RADEON_DST_TILE_BOTH (3 << 30)
  650. #define RADEON_SCRATCH_REG0 0x15e0
  651. #define RADEON_SCRATCH_REG1 0x15e4
  652. #define RADEON_SCRATCH_REG2 0x15e8
  653. #define RADEON_SCRATCH_REG3 0x15ec
  654. #define RADEON_SCRATCH_REG4 0x15f0
  655. #define RADEON_SCRATCH_REG5 0x15f4
  656. #define RADEON_SCRATCH_UMSK 0x0770
  657. #define RADEON_SCRATCH_ADDR 0x0774
  658. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  659. extern u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index);
  660. #define GET_SCRATCH(dev_priv, x) radeon_get_scratch(dev_priv, x)
  661. #define R600_SCRATCH_REG0 0x8500
  662. #define R600_SCRATCH_REG1 0x8504
  663. #define R600_SCRATCH_REG2 0x8508
  664. #define R600_SCRATCH_REG3 0x850c
  665. #define R600_SCRATCH_REG4 0x8510
  666. #define R600_SCRATCH_REG5 0x8514
  667. #define R600_SCRATCH_REG6 0x8518
  668. #define R600_SCRATCH_REG7 0x851c
  669. #define R600_SCRATCH_UMSK 0x8540
  670. #define R600_SCRATCH_ADDR 0x8544
  671. #define R600_SCRATCHOFF(x) (R600_SCRATCH_REG_OFFSET + 4*(x))
  672. #define RADEON_GEN_INT_CNTL 0x0040
  673. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  674. # define RADEON_CRTC2_VBLANK_MASK (1 << 9)
  675. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  676. # define RADEON_SW_INT_ENABLE (1 << 25)
  677. #define RADEON_GEN_INT_STATUS 0x0044
  678. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  679. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  680. # define RADEON_CRTC2_VBLANK_STAT (1 << 9)
  681. # define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
  682. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  683. # define RADEON_SW_INT_TEST (1 << 25)
  684. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  685. # define RADEON_SW_INT_FIRE (1 << 26)
  686. # define R500_DISPLAY_INT_STATUS (1 << 0)
  687. #define RADEON_HOST_PATH_CNTL 0x0130
  688. # define RADEON_HDP_SOFT_RESET (1 << 26)
  689. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  690. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  691. #define RADEON_ISYNC_CNTL 0x1724
  692. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  693. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  694. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  695. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  696. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  697. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  698. #define RADEON_RBBM_GUICNTL 0x172c
  699. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  700. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  701. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  702. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  703. #define RADEON_MC_AGP_LOCATION 0x014c
  704. #define RADEON_MC_FB_LOCATION 0x0148
  705. #define RADEON_MCLK_CNTL 0x0012
  706. # define RADEON_FORCEON_MCLKA (1 << 16)
  707. # define RADEON_FORCEON_MCLKB (1 << 17)
  708. # define RADEON_FORCEON_YCLKA (1 << 18)
  709. # define RADEON_FORCEON_YCLKB (1 << 19)
  710. # define RADEON_FORCEON_MC (1 << 20)
  711. # define RADEON_FORCEON_AIC (1 << 21)
  712. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  713. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  714. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  715. #define RADEON_PP_CNTL 0x1c38
  716. # define RADEON_SCISSOR_ENABLE (1 << 1)
  717. #define RADEON_PP_LUM_MATRIX 0x1d00
  718. #define RADEON_PP_MISC 0x1c14
  719. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  720. #define RADEON_PP_TXFILTER_0 0x1c54
  721. #define RADEON_PP_TXOFFSET_0 0x1c5c
  722. #define RADEON_PP_TXFILTER_1 0x1c6c
  723. #define RADEON_PP_TXFILTER_2 0x1c84
  724. #define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use R300_DSTCACHE_CTLSTAT */
  725. #define R300_DSTCACHE_CTLSTAT 0x1714
  726. # define R300_RB2D_DC_FLUSH (3 << 0)
  727. # define R300_RB2D_DC_FREE (3 << 2)
  728. # define R300_RB2D_DC_FLUSH_ALL 0xf
  729. # define R300_RB2D_DC_BUSY (1 << 31)
  730. #define RADEON_RB3D_CNTL 0x1c3c
  731. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  732. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  733. # define RADEON_DITHER_ENABLE (1 << 2)
  734. # define RADEON_ROUND_ENABLE (1 << 3)
  735. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  736. # define RADEON_DITHER_INIT (1 << 5)
  737. # define RADEON_ROP_ENABLE (1 << 6)
  738. # define RADEON_STENCIL_ENABLE (1 << 7)
  739. # define RADEON_Z_ENABLE (1 << 8)
  740. # define RADEON_ZBLOCK16 (1 << 15)
  741. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  742. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  743. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  744. #define RADEON_RB3D_PLANEMASK 0x1d84
  745. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  746. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  747. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  748. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  749. # define RADEON_RB3D_ZC_FREE (1 << 2)
  750. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  751. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  752. #define R300_ZB_ZCACHE_CTLSTAT 0x4f18
  753. # define R300_ZC_FLUSH (1 << 0)
  754. # define R300_ZC_FREE (1 << 1)
  755. # define R300_ZC_BUSY (1 << 31)
  756. #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
  757. # define RADEON_RB3D_DC_FLUSH (3 << 0)
  758. # define RADEON_RB3D_DC_FREE (3 << 2)
  759. # define RADEON_RB3D_DC_FLUSH_ALL 0xf
  760. # define RADEON_RB3D_DC_BUSY (1 << 31)
  761. #define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c
  762. # define R300_RB3D_DC_FLUSH (2 << 0)
  763. # define R300_RB3D_DC_FREE (2 << 2)
  764. # define R300_RB3D_DC_FINISH (1 << 4)
  765. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  766. # define RADEON_Z_TEST_MASK (7 << 4)
  767. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  768. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  769. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  770. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  771. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  772. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  773. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  774. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  775. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  776. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  777. #define RADEON_RBBM_SOFT_RESET 0x00f0
  778. # define RADEON_SOFT_RESET_CP (1 << 0)
  779. # define RADEON_SOFT_RESET_HI (1 << 1)
  780. # define RADEON_SOFT_RESET_SE (1 << 2)
  781. # define RADEON_SOFT_RESET_RE (1 << 3)
  782. # define RADEON_SOFT_RESET_PP (1 << 4)
  783. # define RADEON_SOFT_RESET_E2 (1 << 5)
  784. # define RADEON_SOFT_RESET_RB (1 << 6)
  785. # define RADEON_SOFT_RESET_HDP (1 << 7)
  786. /*
  787. * 6:0 Available slots in the FIFO
  788. * 8 Host Interface active
  789. * 9 CP request active
  790. * 10 FIFO request active
  791. * 11 Host Interface retry active
  792. * 12 CP retry active
  793. * 13 FIFO retry active
  794. * 14 FIFO pipeline busy
  795. * 15 Event engine busy
  796. * 16 CP command stream busy
  797. * 17 2D engine busy
  798. * 18 2D portion of render backend busy
  799. * 20 3D setup engine busy
  800. * 26 GA engine busy
  801. * 27 CBA 2D engine busy
  802. * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
  803. * command stream queue not empty or Ring Buffer not empty
  804. */
  805. #define RADEON_RBBM_STATUS 0x0e40
  806. /* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
  807. /* #define RADEON_RBBM_STATUS 0x1740 */
  808. /* bits 6:0 are dword slots available in the cmd fifo */
  809. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  810. # define RADEON_HIRQ_ON_RBB (1 << 8)
  811. # define RADEON_CPRQ_ON_RBB (1 << 9)
  812. # define RADEON_CFRQ_ON_RBB (1 << 10)
  813. # define RADEON_HIRQ_IN_RTBUF (1 << 11)
  814. # define RADEON_CPRQ_IN_RTBUF (1 << 12)
  815. # define RADEON_CFRQ_IN_RTBUF (1 << 13)
  816. # define RADEON_PIPE_BUSY (1 << 14)
  817. # define RADEON_ENG_EV_BUSY (1 << 15)
  818. # define RADEON_CP_CMDSTRM_BUSY (1 << 16)
  819. # define RADEON_E2_BUSY (1 << 17)
  820. # define RADEON_RB2D_BUSY (1 << 18)
  821. # define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
  822. # define RADEON_VAP_BUSY (1 << 20)
  823. # define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
  824. # define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
  825. # define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
  826. # define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
  827. # define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
  828. # define RADEON_GA_BUSY (1 << 26)
  829. # define RADEON_CBA2D_BUSY (1 << 27)
  830. # define RADEON_RBBM_ACTIVE (1 << 31)
  831. #define RADEON_RE_LINE_PATTERN 0x1cd0
  832. #define RADEON_RE_MISC 0x26c4
  833. #define RADEON_RE_TOP_LEFT 0x26c0
  834. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  835. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  836. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  837. #define RADEON_SCISSOR_TL_0 0x1cd8
  838. #define RADEON_SCISSOR_BR_0 0x1cdc
  839. #define RADEON_SCISSOR_TL_1 0x1ce0
  840. #define RADEON_SCISSOR_BR_1 0x1ce4
  841. #define RADEON_SCISSOR_TL_2 0x1ce8
  842. #define RADEON_SCISSOR_BR_2 0x1cec
  843. #define RADEON_SE_COORD_FMT 0x1c50
  844. #define RADEON_SE_CNTL 0x1c4c
  845. # define RADEON_FFACE_CULL_CW (0 << 0)
  846. # define RADEON_BFACE_SOLID (3 << 1)
  847. # define RADEON_FFACE_SOLID (3 << 3)
  848. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  849. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  850. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  851. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  852. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  853. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  854. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  855. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  856. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  857. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  858. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  859. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  860. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  861. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  862. #define RADEON_SE_CNTL_STATUS 0x2140
  863. #define RADEON_SE_LINE_WIDTH 0x1db8
  864. #define RADEON_SE_VPORT_XSCALE 0x1d98
  865. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  866. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  867. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  868. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  869. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  870. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  871. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  872. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  873. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  874. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  875. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  876. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  877. #define RADEON_SURFACE_CNTL 0x0b00
  878. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  879. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  880. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  881. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  882. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  883. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  884. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  885. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  886. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  887. #define RADEON_SURFACE0_INFO 0x0b0c
  888. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  889. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  890. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  891. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  892. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  893. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  894. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  895. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  896. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  897. #define RADEON_SURFACE1_INFO 0x0b1c
  898. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  899. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  900. #define RADEON_SURFACE2_INFO 0x0b2c
  901. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  902. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  903. #define RADEON_SURFACE3_INFO 0x0b3c
  904. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  905. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  906. #define RADEON_SURFACE4_INFO 0x0b4c
  907. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  908. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  909. #define RADEON_SURFACE5_INFO 0x0b5c
  910. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  911. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  912. #define RADEON_SURFACE6_INFO 0x0b6c
  913. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  914. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  915. #define RADEON_SURFACE7_INFO 0x0b7c
  916. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  917. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  918. #define RADEON_SW_SEMAPHORE 0x013c
  919. #define RADEON_WAIT_UNTIL 0x1720
  920. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  921. # define RADEON_WAIT_2D_IDLE (1 << 14)
  922. # define RADEON_WAIT_3D_IDLE (1 << 15)
  923. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  924. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  925. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  926. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  927. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  928. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  929. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  930. /* CP registers */
  931. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  932. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  933. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  934. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  935. #define RADEON_CP_RB_BASE 0x0700
  936. #define RADEON_CP_RB_CNTL 0x0704
  937. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  938. # define RADEON_RB_NO_UPDATE (1 << 27)
  939. # define RADEON_RB_RPTR_WR_ENA (1 << 31)
  940. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  941. #define RADEON_CP_RB_RPTR 0x0710
  942. #define RADEON_CP_RB_WPTR 0x0714
  943. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  944. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  945. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  946. #define RADEON_CP_IB_BASE 0x0738
  947. #define RADEON_CP_CSQ_CNTL 0x0740
  948. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  949. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  950. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  951. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  952. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  953. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  954. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  955. #define RADEON_AIC_CNTL 0x01d0
  956. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  957. # define RS400_MSI_REARM (1 << 3)
  958. #define RADEON_AIC_STAT 0x01d4
  959. #define RADEON_AIC_PT_BASE 0x01d8
  960. #define RADEON_AIC_LO_ADDR 0x01dc
  961. #define RADEON_AIC_HI_ADDR 0x01e0
  962. #define RADEON_AIC_TLB_ADDR 0x01e4
  963. #define RADEON_AIC_TLB_DATA 0x01e8
  964. /* CP command packets */
  965. #define RADEON_CP_PACKET0 0x00000000
  966. # define RADEON_ONE_REG_WR (1 << 15)
  967. #define RADEON_CP_PACKET1 0x40000000
  968. #define RADEON_CP_PACKET2 0x80000000
  969. #define RADEON_CP_PACKET3 0xC0000000
  970. # define RADEON_CP_NOP 0x00001000
  971. # define RADEON_CP_NEXT_CHAR 0x00001900
  972. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  973. # define RADEON_CP_SET_SCISSORS 0x00001E00
  974. /* GEN_INDX_PRIM is unsupported starting with R300 */
  975. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  976. # define RADEON_WAIT_FOR_IDLE 0x00002600
  977. # define RADEON_3D_DRAW_VBUF 0x00002800
  978. # define RADEON_3D_DRAW_IMMD 0x00002900
  979. # define RADEON_3D_DRAW_INDX 0x00002A00
  980. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  981. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  982. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  983. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  984. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  985. # define RADEON_CP_INDX_BUFFER 0x00003300
  986. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  987. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  988. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  989. # define RADEON_3D_CLEAR_HIZ 0x00003700
  990. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  991. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  992. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  993. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  994. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  995. # define R600_IT_INDIRECT_BUFFER 0x00003200
  996. # define R600_IT_ME_INITIALIZE 0x00004400
  997. # define R600_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  998. # define R600_IT_EVENT_WRITE 0x00004600
  999. # define R600_IT_SET_CONFIG_REG 0x00006800
  1000. # define R600_SET_CONFIG_REG_OFFSET 0x00008000
  1001. # define R600_SET_CONFIG_REG_END 0x0000ac00
  1002. #define RADEON_CP_PACKET_MASK 0xC0000000
  1003. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  1004. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  1005. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  1006. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  1007. #define RADEON_VTX_Z_PRESENT (1 << 31)
  1008. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  1009. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  1010. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  1011. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  1012. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  1013. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  1014. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  1015. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  1016. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  1017. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  1018. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  1019. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  1020. #define RADEON_PRIM_TYPE_MASK 0xf
  1021. #define RADEON_PRIM_WALK_IND (1 << 4)
  1022. #define RADEON_PRIM_WALK_LIST (2 << 4)
  1023. #define RADEON_PRIM_WALK_RING (3 << 4)
  1024. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  1025. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  1026. #define RADEON_MAOS_ENABLE (1 << 7)
  1027. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  1028. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  1029. #define RADEON_NUM_VERTICES_SHIFT 16
  1030. #define RADEON_COLOR_FORMAT_CI8 2
  1031. #define RADEON_COLOR_FORMAT_ARGB1555 3
  1032. #define RADEON_COLOR_FORMAT_RGB565 4
  1033. #define RADEON_COLOR_FORMAT_ARGB8888 6
  1034. #define RADEON_COLOR_FORMAT_RGB332 7
  1035. #define RADEON_COLOR_FORMAT_RGB8 9
  1036. #define RADEON_COLOR_FORMAT_ARGB4444 15
  1037. #define RADEON_TXFORMAT_I8 0
  1038. #define RADEON_TXFORMAT_AI88 1
  1039. #define RADEON_TXFORMAT_RGB332 2
  1040. #define RADEON_TXFORMAT_ARGB1555 3
  1041. #define RADEON_TXFORMAT_RGB565 4
  1042. #define RADEON_TXFORMAT_ARGB4444 5
  1043. #define RADEON_TXFORMAT_ARGB8888 6
  1044. #define RADEON_TXFORMAT_RGBA8888 7
  1045. #define RADEON_TXFORMAT_Y8 8
  1046. #define RADEON_TXFORMAT_VYUY422 10
  1047. #define RADEON_TXFORMAT_YVYU422 11
  1048. #define RADEON_TXFORMAT_DXT1 12
  1049. #define RADEON_TXFORMAT_DXT23 14
  1050. #define RADEON_TXFORMAT_DXT45 15
  1051. #define R200_PP_TXCBLEND_0 0x2f00
  1052. #define R200_PP_TXCBLEND_1 0x2f10
  1053. #define R200_PP_TXCBLEND_2 0x2f20
  1054. #define R200_PP_TXCBLEND_3 0x2f30
  1055. #define R200_PP_TXCBLEND_4 0x2f40
  1056. #define R200_PP_TXCBLEND_5 0x2f50
  1057. #define R200_PP_TXCBLEND_6 0x2f60
  1058. #define R200_PP_TXCBLEND_7 0x2f70
  1059. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  1060. #define R200_PP_TFACTOR_0 0x2ee0
  1061. #define R200_SE_VTX_FMT_0 0x2088
  1062. #define R200_SE_VAP_CNTL 0x2080
  1063. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  1064. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  1065. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  1066. #define R200_PP_TXFILTER_5 0x2ca0
  1067. #define R200_PP_TXFILTER_4 0x2c80
  1068. #define R200_PP_TXFILTER_3 0x2c60
  1069. #define R200_PP_TXFILTER_2 0x2c40
  1070. #define R200_PP_TXFILTER_1 0x2c20
  1071. #define R200_PP_TXFILTER_0 0x2c00
  1072. #define R200_PP_TXOFFSET_5 0x2d78
  1073. #define R200_PP_TXOFFSET_4 0x2d60
  1074. #define R200_PP_TXOFFSET_3 0x2d48
  1075. #define R200_PP_TXOFFSET_2 0x2d30
  1076. #define R200_PP_TXOFFSET_1 0x2d18
  1077. #define R200_PP_TXOFFSET_0 0x2d00
  1078. #define R200_PP_CUBIC_FACES_0 0x2c18
  1079. #define R200_PP_CUBIC_FACES_1 0x2c38
  1080. #define R200_PP_CUBIC_FACES_2 0x2c58
  1081. #define R200_PP_CUBIC_FACES_3 0x2c78
  1082. #define R200_PP_CUBIC_FACES_4 0x2c98
  1083. #define R200_PP_CUBIC_FACES_5 0x2cb8
  1084. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  1085. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  1086. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  1087. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  1088. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  1089. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  1090. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  1091. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  1092. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  1093. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  1094. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  1095. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  1096. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  1097. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  1098. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  1099. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  1100. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  1101. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  1102. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  1103. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  1104. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  1105. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  1106. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  1107. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  1108. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  1109. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  1110. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  1111. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  1112. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  1113. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  1114. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  1115. #define R200_SE_VTE_CNTL 0x20b0
  1116. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  1117. #define R200_PP_TAM_DEBUG3 0x2d9c
  1118. #define R200_PP_CNTL_X 0x2cc4
  1119. #define R200_SE_VAP_CNTL_STATUS 0x2140
  1120. #define R200_RE_SCISSOR_TL_0 0x1cd8
  1121. #define R200_RE_SCISSOR_TL_1 0x1ce0
  1122. #define R200_RE_SCISSOR_TL_2 0x1ce8
  1123. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  1124. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  1125. #define R200_SE_VTX_STATE_CNTL 0x2180
  1126. #define R200_RE_POINTSIZE 0x2648
  1127. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  1128. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  1129. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  1130. #define RADEON_PP_TEX_SIZE_2 0x1d14
  1131. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  1132. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  1133. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  1134. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  1135. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  1136. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  1137. #define RADEON_SE_TCL_STATE_FLUSH 0x2284
  1138. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  1139. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  1140. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  1141. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  1142. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  1143. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  1144. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  1145. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  1146. #define R200_3D_DRAW_IMMD_2 0xC0003500
  1147. #define R200_SE_VTX_FMT_1 0x208c
  1148. #define R200_RE_CNTL 0x1c50
  1149. #define R200_RB3D_BLENDCOLOR 0x3218
  1150. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  1151. #define R200_PP_TRI_PERF 0x2cf8
  1152. #define R200_PP_AFS_0 0x2f80
  1153. #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
  1154. #define R200_VAP_PVS_CNTL_1 0x22D0
  1155. #define RADEON_CRTC_CRNT_FRAME 0x0214
  1156. #define RADEON_CRTC2_CRNT_FRAME 0x0314
  1157. #define R500_D1CRTC_STATUS 0x609c
  1158. #define R500_D2CRTC_STATUS 0x689c
  1159. #define R500_CRTC_V_BLANK (1<<0)
  1160. #define R500_D1CRTC_FRAME_COUNT 0x60a4
  1161. #define R500_D2CRTC_FRAME_COUNT 0x68a4
  1162. #define R500_D1MODE_V_COUNTER 0x6530
  1163. #define R500_D2MODE_V_COUNTER 0x6d30
  1164. #define R500_D1MODE_VBLANK_STATUS 0x6534
  1165. #define R500_D2MODE_VBLANK_STATUS 0x6d34
  1166. #define R500_VBLANK_OCCURED (1<<0)
  1167. #define R500_VBLANK_ACK (1<<4)
  1168. #define R500_VBLANK_STAT (1<<12)
  1169. #define R500_VBLANK_INT (1<<16)
  1170. #define R500_DxMODE_INT_MASK 0x6540
  1171. #define R500_D1MODE_INT_MASK (1<<0)
  1172. #define R500_D2MODE_INT_MASK (1<<8)
  1173. #define R500_DISP_INTERRUPT_STATUS 0x7edc
  1174. #define R500_D1_VBLANK_INTERRUPT (1 << 4)
  1175. #define R500_D2_VBLANK_INTERRUPT (1 << 5)
  1176. /* R6xx/R7xx registers */
  1177. #define R600_MC_VM_FB_LOCATION 0x2180
  1178. #define R600_MC_VM_AGP_TOP 0x2184
  1179. #define R600_MC_VM_AGP_BOT 0x2188
  1180. #define R600_MC_VM_AGP_BASE 0x218c
  1181. #define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
  1182. #define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
  1183. #define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
  1184. #define R700_MC_VM_FB_LOCATION 0x2024
  1185. #define R700_MC_VM_AGP_TOP 0x2028
  1186. #define R700_MC_VM_AGP_BOT 0x202c
  1187. #define R700_MC_VM_AGP_BASE 0x2030
  1188. #define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  1189. #define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  1190. #define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203c
  1191. #define R600_MCD_RD_A_CNTL 0x219c
  1192. #define R600_MCD_RD_B_CNTL 0x21a0
  1193. #define R600_MCD_WR_A_CNTL 0x21a4
  1194. #define R600_MCD_WR_B_CNTL 0x21a8
  1195. #define R600_MCD_RD_SYS_CNTL 0x2200
  1196. #define R600_MCD_WR_SYS_CNTL 0x2214
  1197. #define R600_MCD_RD_GFX_CNTL 0x21fc
  1198. #define R600_MCD_RD_HDP_CNTL 0x2204
  1199. #define R600_MCD_RD_PDMA_CNTL 0x2208
  1200. #define R600_MCD_RD_SEM_CNTL 0x220c
  1201. #define R600_MCD_WR_GFX_CNTL 0x2210
  1202. #define R600_MCD_WR_HDP_CNTL 0x2218
  1203. #define R600_MCD_WR_PDMA_CNTL 0x221c
  1204. #define R600_MCD_WR_SEM_CNTL 0x2220
  1205. # define R600_MCD_L1_TLB (1 << 0)
  1206. # define R600_MCD_L1_FRAG_PROC (1 << 1)
  1207. # define R600_MCD_L1_STRICT_ORDERING (1 << 2)
  1208. # define R600_MCD_SYSTEM_ACCESS_MODE_MASK (3 << 6)
  1209. # define R600_MCD_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
  1210. # define R600_MCD_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
  1211. # define R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
  1212. # define R600_MCD_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
  1213. # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
  1214. # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
  1215. # define R600_MCD_SEMAPHORE_MODE (1 << 10)
  1216. # define R600_MCD_WAIT_L2_QUERY (1 << 11)
  1217. # define R600_MCD_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 12)
  1218. # define R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
  1219. #define R700_MC_VM_MD_L1_TLB0_CNTL 0x2654
  1220. #define R700_MC_VM_MD_L1_TLB1_CNTL 0x2658
  1221. #define R700_MC_VM_MD_L1_TLB2_CNTL 0x265c
  1222. #define R700_MC_VM_MB_L1_TLB0_CNTL 0x2234
  1223. #define R700_MC_VM_MB_L1_TLB1_CNTL 0x2238
  1224. #define R700_MC_VM_MB_L1_TLB2_CNTL 0x223c
  1225. #define R700_MC_VM_MB_L1_TLB3_CNTL 0x2240
  1226. # define R700_ENABLE_L1_TLB (1 << 0)
  1227. # define R700_ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  1228. # define R700_SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  1229. # define R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  1230. # define R700_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 15)
  1231. # define R700_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 18)
  1232. #define R700_MC_ARB_RAMCFG 0x2760
  1233. # define R700_NOOFBANK_SHIFT 0
  1234. # define R700_NOOFBANK_MASK 0x3
  1235. # define R700_NOOFRANK_SHIFT 2
  1236. # define R700_NOOFRANK_MASK 0x1
  1237. # define R700_NOOFROWS_SHIFT 3
  1238. # define R700_NOOFROWS_MASK 0x7
  1239. # define R700_NOOFCOLS_SHIFT 6
  1240. # define R700_NOOFCOLS_MASK 0x3
  1241. # define R700_CHANSIZE_SHIFT 8
  1242. # define R700_CHANSIZE_MASK 0x1
  1243. # define R700_BURSTLENGTH_SHIFT 9
  1244. # define R700_BURSTLENGTH_MASK 0x1
  1245. #define R600_RAMCFG 0x2408
  1246. # define R600_NOOFBANK_SHIFT 0
  1247. # define R600_NOOFBANK_MASK 0x1
  1248. # define R600_NOOFRANK_SHIFT 1
  1249. # define R600_NOOFRANK_MASK 0x1
  1250. # define R600_NOOFROWS_SHIFT 2
  1251. # define R600_NOOFROWS_MASK 0x7
  1252. # define R600_NOOFCOLS_SHIFT 5
  1253. # define R600_NOOFCOLS_MASK 0x3
  1254. # define R600_CHANSIZE_SHIFT 7
  1255. # define R600_CHANSIZE_MASK 0x1
  1256. # define R600_BURSTLENGTH_SHIFT 8
  1257. # define R600_BURSTLENGTH_MASK 0x1
  1258. #define R600_VM_L2_CNTL 0x1400
  1259. # define R600_VM_L2_CACHE_EN (1 << 0)
  1260. # define R600_VM_L2_FRAG_PROC (1 << 1)
  1261. # define R600_VM_ENABLE_PTE_CACHE_LRU_W (1 << 9)
  1262. # define R600_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 13)
  1263. # define R700_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 14)
  1264. #define R600_VM_L2_CNTL2 0x1404
  1265. # define R600_VM_L2_CNTL2_INVALIDATE_ALL_L1_TLBS (1 << 0)
  1266. # define R600_VM_L2_CNTL2_INVALIDATE_L2_CACHE (1 << 1)
  1267. #define R600_VM_L2_CNTL3 0x1408
  1268. # define R600_VM_L2_CNTL3_BANK_SELECT_0(x) ((x) << 0)
  1269. # define R600_VM_L2_CNTL3_BANK_SELECT_1(x) ((x) << 5)
  1270. # define R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 10)
  1271. # define R700_VM_L2_CNTL3_BANK_SELECT(x) ((x) << 0)
  1272. # define R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 6)
  1273. #define R600_VM_L2_STATUS 0x140c
  1274. #define R600_VM_CONTEXT0_CNTL 0x1410
  1275. # define R600_VM_ENABLE_CONTEXT (1 << 0)
  1276. # define R600_VM_PAGE_TABLE_DEPTH_FLAT (0 << 1)
  1277. #define R600_VM_CONTEXT0_CNTL2 0x1430
  1278. #define R600_VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  1279. #define R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
  1280. #define R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14b0
  1281. #define R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
  1282. #define R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
  1283. #define R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15b4
  1284. #define R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  1285. #define R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  1286. #define R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157c
  1287. #define R600_HDP_HOST_PATH_CNTL 0x2c00
  1288. #define R600_GRBM_CNTL 0x8000
  1289. # define R600_GRBM_READ_TIMEOUT(x) ((x) << 0)
  1290. #define R600_GRBM_STATUS 0x8010
  1291. # define R600_CMDFIFO_AVAIL_MASK 0x1f
  1292. # define R700_CMDFIFO_AVAIL_MASK 0xf
  1293. # define R600_GUI_ACTIVE (1 << 31)
  1294. #define R600_GRBM_STATUS2 0x8014
  1295. #define R600_GRBM_SOFT_RESET 0x8020
  1296. # define R600_SOFT_RESET_CP (1 << 0)
  1297. #define R600_WAIT_UNTIL 0x8040
  1298. #define R600_CP_SEM_WAIT_TIMER 0x85bc
  1299. #define R600_CP_ME_CNTL 0x86d8
  1300. # define R600_CP_ME_HALT (1 << 28)
  1301. #define R600_CP_QUEUE_THRESHOLDS 0x8760
  1302. # define R600_ROQ_IB1_START(x) ((x) << 0)
  1303. # define R600_ROQ_IB2_START(x) ((x) << 8)
  1304. #define R600_CP_MEQ_THRESHOLDS 0x8764
  1305. # define R700_STQ_SPLIT(x) ((x) << 0)
  1306. # define R600_MEQ_END(x) ((x) << 16)
  1307. # define R600_ROQ_END(x) ((x) << 24)
  1308. #define R600_CP_PERFMON_CNTL 0x87fc
  1309. #define R600_CP_RB_BASE 0xc100
  1310. #define R600_CP_RB_CNTL 0xc104
  1311. # define R600_RB_BUFSZ(x) ((x) << 0)
  1312. # define R600_RB_BLKSZ(x) ((x) << 8)
  1313. # define R600_RB_NO_UPDATE (1 << 27)
  1314. # define R600_RB_RPTR_WR_ENA (1 << 31)
  1315. #define R600_CP_RB_RPTR_WR 0xc108
  1316. #define R600_CP_RB_RPTR_ADDR 0xc10c
  1317. #define R600_CP_RB_RPTR_ADDR_HI 0xc110
  1318. #define R600_CP_RB_WPTR 0xc114
  1319. #define R600_CP_RB_WPTR_ADDR 0xc118
  1320. #define R600_CP_RB_WPTR_ADDR_HI 0xc11c
  1321. #define R600_CP_RB_RPTR 0x8700
  1322. #define R600_CP_RB_WPTR_DELAY 0x8704
  1323. #define R600_CP_PFP_UCODE_ADDR 0xc150
  1324. #define R600_CP_PFP_UCODE_DATA 0xc154
  1325. #define R600_CP_ME_RAM_RADDR 0xc158
  1326. #define R600_CP_ME_RAM_WADDR 0xc15c
  1327. #define R600_CP_ME_RAM_DATA 0xc160
  1328. #define R600_CP_DEBUG 0xc1fc
  1329. #define R600_PA_CL_ENHANCE 0x8a14
  1330. # define R600_CLIP_VTX_REORDER_ENA (1 << 0)
  1331. # define R600_NUM_CLIP_SEQ(x) ((x) << 1)
  1332. #define R600_PA_SC_LINE_STIPPLE_STATE 0x8b10
  1333. #define R600_PA_SC_MULTI_CHIP_CNTL 0x8b20
  1334. #define R700_PA_SC_FORCE_EOV_MAX_CNTS 0x8b24
  1335. # define R700_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  1336. # define R700_FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  1337. #define R600_PA_SC_AA_SAMPLE_LOCS_2S 0x8b40
  1338. #define R600_PA_SC_AA_SAMPLE_LOCS_4S 0x8b44
  1339. #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8b48
  1340. #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8b4c
  1341. # define R600_S0_X(x) ((x) << 0)
  1342. # define R600_S0_Y(x) ((x) << 4)
  1343. # define R600_S1_X(x) ((x) << 8)
  1344. # define R600_S1_Y(x) ((x) << 12)
  1345. # define R600_S2_X(x) ((x) << 16)
  1346. # define R600_S2_Y(x) ((x) << 20)
  1347. # define R600_S3_X(x) ((x) << 24)
  1348. # define R600_S3_Y(x) ((x) << 28)
  1349. # define R600_S4_X(x) ((x) << 0)
  1350. # define R600_S4_Y(x) ((x) << 4)
  1351. # define R600_S5_X(x) ((x) << 8)
  1352. # define R600_S5_Y(x) ((x) << 12)
  1353. # define R600_S6_X(x) ((x) << 16)
  1354. # define R600_S6_Y(x) ((x) << 20)
  1355. # define R600_S7_X(x) ((x) << 24)
  1356. # define R600_S7_Y(x) ((x) << 28)
  1357. #define R600_PA_SC_FIFO_SIZE 0x8bd0
  1358. # define R600_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  1359. # define R600_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 8)
  1360. # define R600_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 16)
  1361. #define R700_PA_SC_FIFO_SIZE_R7XX 0x8bcc
  1362. # define R700_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  1363. # define R700_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  1364. # define R700_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  1365. #define R600_PA_SC_ENHANCE 0x8bf0
  1366. # define R600_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  1367. # define R600_FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
  1368. #define R600_PA_SC_CLIPRECT_RULE 0x2820c
  1369. #define R700_PA_SC_EDGERULE 0x28230
  1370. #define R600_PA_SC_LINE_STIPPLE 0x28a0c
  1371. #define R600_PA_SC_MODE_CNTL 0x28a4c
  1372. #define R600_PA_SC_AA_CONFIG 0x28c04
  1373. #define R600_SX_EXPORT_BUFFER_SIZES 0x900c
  1374. # define R600_COLOR_BUFFER_SIZE(x) ((x) << 0)
  1375. # define R600_POSITION_BUFFER_SIZE(x) ((x) << 8)
  1376. # define R600_SMX_BUFFER_SIZE(x) ((x) << 16)
  1377. #define R600_SX_DEBUG_1 0x9054
  1378. # define R600_SMX_EVENT_RELEASE (1 << 0)
  1379. # define R600_ENABLE_NEW_SMX_ADDRESS (1 << 16)
  1380. #define R700_SX_DEBUG_1 0x9058
  1381. # define R700_ENABLE_NEW_SMX_ADDRESS (1 << 16)
  1382. #define R600_SX_MISC 0x28350
  1383. #define R600_DB_DEBUG 0x9830
  1384. # define R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
  1385. #define R600_DB_WATERMARKS 0x9838
  1386. # define R600_DEPTH_FREE(x) ((x) << 0)
  1387. # define R600_DEPTH_FLUSH(x) ((x) << 5)
  1388. # define R600_DEPTH_PENDING_FREE(x) ((x) << 15)
  1389. # define R600_DEPTH_CACHELINE_FREE(x) ((x) << 20)
  1390. #define R700_DB_DEBUG3 0x98b0
  1391. # define R700_DB_CLK_OFF_DELAY(x) ((x) << 11)
  1392. #define RV700_DB_DEBUG4 0x9b8c
  1393. # define RV700_DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
  1394. #define R600_VGT_CACHE_INVALIDATION 0x88c4
  1395. # define R600_CACHE_INVALIDATION(x) ((x) << 0)
  1396. # define R600_VC_ONLY 0
  1397. # define R600_TC_ONLY 1
  1398. # define R600_VC_AND_TC 2
  1399. # define R700_AUTO_INVLD_EN(x) ((x) << 6)
  1400. # define R700_NO_AUTO 0
  1401. # define R700_ES_AUTO 1
  1402. # define R700_GS_AUTO 2
  1403. # define R700_ES_AND_GS_AUTO 3
  1404. #define R600_VGT_GS_PER_ES 0x88c8
  1405. #define R600_VGT_ES_PER_GS 0x88cc
  1406. #define R600_VGT_GS_PER_VS 0x88e8
  1407. #define R600_VGT_GS_VERTEX_REUSE 0x88d4
  1408. #define R600_VGT_NUM_INSTANCES 0x8974
  1409. #define R600_VGT_STRMOUT_EN 0x28ab0
  1410. #define R600_VGT_EVENT_INITIATOR 0x28a90
  1411. # define R600_CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  1412. #define R600_VGT_VERTEX_REUSE_BLOCK_CNTL 0x28c58
  1413. # define R600_VTX_REUSE_DEPTH_MASK 0xff
  1414. #define R600_VGT_OUT_DEALLOC_CNTL 0x28c5c
  1415. # define R600_DEALLOC_DIST_MASK 0x7f
  1416. #define R600_CB_COLOR0_BASE 0x28040
  1417. #define R600_CB_COLOR1_BASE 0x28044
  1418. #define R600_CB_COLOR2_BASE 0x28048
  1419. #define R600_CB_COLOR3_BASE 0x2804c
  1420. #define R600_CB_COLOR4_BASE 0x28050
  1421. #define R600_CB_COLOR5_BASE 0x28054
  1422. #define R600_CB_COLOR6_BASE 0x28058
  1423. #define R600_CB_COLOR7_BASE 0x2805c
  1424. #define R600_CB_COLOR7_FRAG 0x280fc
  1425. #define R600_TC_CNTL 0x9608
  1426. # define R600_TC_L2_SIZE(x) ((x) << 5)
  1427. # define R600_L2_DISABLE_LATE_HIT (1 << 9)
  1428. #define R600_ARB_POP 0x2418
  1429. # define R600_ENABLE_TC128 (1 << 30)
  1430. #define R600_ARB_GDEC_RD_CNTL 0x246c
  1431. #define R600_TA_CNTL_AUX 0x9508
  1432. # define R600_DISABLE_CUBE_WRAP (1 << 0)
  1433. # define R600_DISABLE_CUBE_ANISO (1 << 1)
  1434. # define R700_GETLOD_SELECT(x) ((x) << 2)
  1435. # define R600_SYNC_GRADIENT (1 << 24)
  1436. # define R600_SYNC_WALKER (1 << 25)
  1437. # define R600_SYNC_ALIGNER (1 << 26)
  1438. # define R600_BILINEAR_PRECISION_6_BIT (0 << 31)
  1439. # define R600_BILINEAR_PRECISION_8_BIT (1 << 31)
  1440. #define R700_TCP_CNTL 0x9610
  1441. #define R600_SMX_DC_CTL0 0xa020
  1442. # define R700_USE_HASH_FUNCTION (1 << 0)
  1443. # define R700_CACHE_DEPTH(x) ((x) << 1)
  1444. # define R700_FLUSH_ALL_ON_EVENT (1 << 10)
  1445. # define R700_STALL_ON_EVENT (1 << 11)
  1446. #define R700_SMX_EVENT_CTL 0xa02c
  1447. # define R700_ES_FLUSH_CTL(x) ((x) << 0)
  1448. # define R700_GS_FLUSH_CTL(x) ((x) << 3)
  1449. # define R700_ACK_FLUSH_CTL(x) ((x) << 6)
  1450. # define R700_SYNC_FLUSH_CTL (1 << 8)
  1451. #define R600_SQ_CONFIG 0x8c00
  1452. # define R600_VC_ENABLE (1 << 0)
  1453. # define R600_EXPORT_SRC_C (1 << 1)
  1454. # define R600_DX9_CONSTS (1 << 2)
  1455. # define R600_ALU_INST_PREFER_VECTOR (1 << 3)
  1456. # define R600_DX10_CLAMP (1 << 4)
  1457. # define R600_CLAUSE_SEQ_PRIO(x) ((x) << 8)
  1458. # define R600_PS_PRIO(x) ((x) << 24)
  1459. # define R600_VS_PRIO(x) ((x) << 26)
  1460. # define R600_GS_PRIO(x) ((x) << 28)
  1461. # define R600_ES_PRIO(x) ((x) << 30)
  1462. #define R600_SQ_GPR_RESOURCE_MGMT_1 0x8c04
  1463. # define R600_NUM_PS_GPRS(x) ((x) << 0)
  1464. # define R600_NUM_VS_GPRS(x) ((x) << 16)
  1465. # define R700_DYN_GPR_ENABLE (1 << 27)
  1466. # define R600_NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  1467. #define R600_SQ_GPR_RESOURCE_MGMT_2 0x8c08
  1468. # define R600_NUM_GS_GPRS(x) ((x) << 0)
  1469. # define R600_NUM_ES_GPRS(x) ((x) << 16)
  1470. #define R600_SQ_THREAD_RESOURCE_MGMT 0x8c0c
  1471. # define R600_NUM_PS_THREADS(x) ((x) << 0)
  1472. # define R600_NUM_VS_THREADS(x) ((x) << 8)
  1473. # define R600_NUM_GS_THREADS(x) ((x) << 16)
  1474. # define R600_NUM_ES_THREADS(x) ((x) << 24)
  1475. #define R600_SQ_STACK_RESOURCE_MGMT_1 0x8c10
  1476. # define R600_NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  1477. # define R600_NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  1478. #define R600_SQ_STACK_RESOURCE_MGMT_2 0x8c14
  1479. # define R600_NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  1480. # define R600_NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  1481. #define R600_SQ_MS_FIFO_SIZES 0x8cf0
  1482. # define R600_CACHE_FIFO_SIZE(x) ((x) << 0)
  1483. # define R600_FETCH_FIFO_HIWATER(x) ((x) << 8)
  1484. # define R600_DONE_FIFO_HIWATER(x) ((x) << 16)
  1485. # define R600_ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  1486. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8db0
  1487. # define R700_SIMDA_RING0(x) ((x) << 0)
  1488. # define R700_SIMDA_RING1(x) ((x) << 8)
  1489. # define R700_SIMDB_RING0(x) ((x) << 16)
  1490. # define R700_SIMDB_RING1(x) ((x) << 24)
  1491. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8db4
  1492. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8db8
  1493. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8dbc
  1494. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8dc0
  1495. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8dc4
  1496. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8dc8
  1497. #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8dcc
  1498. #define R600_SPI_PS_IN_CONTROL_0 0x286cc
  1499. # define R600_NUM_INTERP(x) ((x) << 0)
  1500. # define R600_POSITION_ENA (1 << 8)
  1501. # define R600_POSITION_CENTROID (1 << 9)
  1502. # define R600_POSITION_ADDR(x) ((x) << 10)
  1503. # define R600_PARAM_GEN(x) ((x) << 15)
  1504. # define R600_PARAM_GEN_ADDR(x) ((x) << 19)
  1505. # define R600_BARYC_SAMPLE_CNTL(x) ((x) << 26)
  1506. # define R600_PERSP_GRADIENT_ENA (1 << 28)
  1507. # define R600_LINEAR_GRADIENT_ENA (1 << 29)
  1508. # define R600_POSITION_SAMPLE (1 << 30)
  1509. # define R600_BARYC_AT_SAMPLE_ENA (1 << 31)
  1510. #define R600_SPI_PS_IN_CONTROL_1 0x286d0
  1511. # define R600_GEN_INDEX_PIX (1 << 0)
  1512. # define R600_GEN_INDEX_PIX_ADDR(x) ((x) << 1)
  1513. # define R600_FRONT_FACE_ENA (1 << 8)
  1514. # define R600_FRONT_FACE_CHAN(x) ((x) << 9)
  1515. # define R600_FRONT_FACE_ALL_BITS (1 << 11)
  1516. # define R600_FRONT_FACE_ADDR(x) ((x) << 12)
  1517. # define R600_FOG_ADDR(x) ((x) << 17)
  1518. # define R600_FIXED_PT_POSITION_ENA (1 << 24)
  1519. # define R600_FIXED_PT_POSITION_ADDR(x) ((x) << 25)
  1520. # define R700_POSITION_ULC (1 << 30)
  1521. #define R600_SPI_INPUT_Z 0x286d8
  1522. #define R600_SPI_CONFIG_CNTL 0x9100
  1523. # define R600_GPR_WRITE_PRIORITY(x) ((x) << 0)
  1524. # define R600_DISABLE_INTERP_1 (1 << 5)
  1525. #define R600_SPI_CONFIG_CNTL_1 0x913c
  1526. # define R600_VTX_DONE_DELAY(x) ((x) << 0)
  1527. # define R600_INTERP_ONE_PRIM_PER_ROW (1 << 4)
  1528. #define R600_GB_TILING_CONFIG 0x98f0
  1529. # define R600_PIPE_TILING(x) ((x) << 1)
  1530. # define R600_BANK_TILING(x) ((x) << 4)
  1531. # define R600_GROUP_SIZE(x) ((x) << 6)
  1532. # define R600_ROW_TILING(x) ((x) << 8)
  1533. # define R600_BANK_SWAPS(x) ((x) << 11)
  1534. # define R600_SAMPLE_SPLIT(x) ((x) << 14)
  1535. # define R600_BACKEND_MAP(x) ((x) << 16)
  1536. #define R600_DCP_TILING_CONFIG 0x6ca0
  1537. #define R600_HDP_TILING_CONFIG 0x2f3c
  1538. #define R600_CC_RB_BACKEND_DISABLE 0x98f4
  1539. #define R700_CC_SYS_RB_BACKEND_DISABLE 0x3f88
  1540. # define R600_BACKEND_DISABLE(x) ((x) << 16)
  1541. #define R600_CC_GC_SHADER_PIPE_CONFIG 0x8950
  1542. #define R600_GC_USER_SHADER_PIPE_CONFIG 0x8954
  1543. # define R600_INACTIVE_QD_PIPES(x) ((x) << 8)
  1544. # define R600_INACTIVE_QD_PIPES_MASK (0xff << 8)
  1545. # define R600_INACTIVE_SIMDS(x) ((x) << 16)
  1546. # define R600_INACTIVE_SIMDS_MASK (0xff << 16)
  1547. #define R700_CGTS_SYS_TCC_DISABLE 0x3f90
  1548. #define R700_CGTS_USER_SYS_TCC_DISABLE 0x3f94
  1549. #define R700_CGTS_TCC_DISABLE 0x9148
  1550. #define R700_CGTS_USER_TCC_DISABLE 0x914c
  1551. /* Constants */
  1552. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  1553. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  1554. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  1555. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  1556. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  1557. #define RADEON_LAST_DISPATCH 1
  1558. #define R600_LAST_FRAME_REG R600_SCRATCH_REG0
  1559. #define R600_LAST_DISPATCH_REG R600_SCRATCH_REG1
  1560. #define R600_LAST_CLEAR_REG R600_SCRATCH_REG2
  1561. #define R600_LAST_SWI_REG R600_SCRATCH_REG3
  1562. #define RADEON_MAX_VB_AGE 0x7fffffff
  1563. #define RADEON_MAX_VB_VERTS (0xffff)
  1564. #define RADEON_RING_HIGH_MARK 128
  1565. #define RADEON_PCIGART_TABLE_SIZE (32*1024)
  1566. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  1567. #define RADEON_WRITE(reg, val) \
  1568. do { \
  1569. if (reg < 0x10000) { \
  1570. DRM_WRITE32(dev_priv->mmio, (reg), (val)); \
  1571. } else { \
  1572. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, (reg)); \
  1573. DRM_WRITE32(dev_priv->mmio, RADEON_MM_DATA, (val)); \
  1574. } \
  1575. } while (0)
  1576. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  1577. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  1578. #define RADEON_WRITE_PLL(addr, val) \
  1579. do { \
  1580. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, \
  1581. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  1582. RADEON_WRITE(RADEON_CLOCK_CNTL_DATA, (val)); \
  1583. } while (0)
  1584. #define RADEON_WRITE_PCIE(addr, val) \
  1585. do { \
  1586. RADEON_WRITE8(RADEON_PCIE_INDEX, \
  1587. ((addr) & 0xff)); \
  1588. RADEON_WRITE(RADEON_PCIE_DATA, (val)); \
  1589. } while (0)
  1590. #define R500_WRITE_MCIND(addr, val) \
  1591. do { \
  1592. RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
  1593. RADEON_WRITE(R520_MC_IND_DATA, (val)); \
  1594. RADEON_WRITE(R520_MC_IND_INDEX, 0); \
  1595. } while (0)
  1596. #define RS480_WRITE_MCIND(addr, val) \
  1597. do { \
  1598. RADEON_WRITE(RS480_NB_MC_INDEX, \
  1599. ((addr) & 0xff) | RS480_NB_MC_IND_WR_EN); \
  1600. RADEON_WRITE(RS480_NB_MC_DATA, (val)); \
  1601. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff); \
  1602. } while (0)
  1603. #define RS690_WRITE_MCIND(addr, val) \
  1604. do { \
  1605. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \
  1606. RADEON_WRITE(RS690_MC_DATA, val); \
  1607. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \
  1608. } while (0)
  1609. #define RS600_WRITE_MCIND(addr, val) \
  1610. do { \
  1611. RADEON_WRITE(RS600_MC_INDEX, RS600_MC_IND_WR_EN | RS600_MC_IND_CITF_ARB0 | ((addr) & RS600_MC_ADDR_MASK)); \
  1612. RADEON_WRITE(RS600_MC_DATA, val); \
  1613. } while (0)
  1614. #define IGP_WRITE_MCIND(addr, val) \
  1615. do { \
  1616. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) || \
  1617. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) \
  1618. RS690_WRITE_MCIND(addr, val); \
  1619. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) \
  1620. RS600_WRITE_MCIND(addr, val); \
  1621. else \
  1622. RS480_WRITE_MCIND(addr, val); \
  1623. } while (0)
  1624. #define CP_PACKET0( reg, n ) \
  1625. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  1626. #define CP_PACKET0_TABLE( reg, n ) \
  1627. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  1628. #define CP_PACKET1( reg0, reg1 ) \
  1629. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  1630. #define CP_PACKET2() \
  1631. (RADEON_CP_PACKET2)
  1632. #define CP_PACKET3( pkt, n ) \
  1633. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  1634. /* ================================================================
  1635. * Engine control helper macros
  1636. */
  1637. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  1638. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1639. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1640. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1641. } while (0)
  1642. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  1643. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1644. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  1645. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1646. } while (0)
  1647. #define RADEON_WAIT_UNTIL_IDLE() do { \
  1648. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1649. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  1650. RADEON_WAIT_3D_IDLECLEAN | \
  1651. RADEON_WAIT_HOST_IDLECLEAN) ); \
  1652. } while (0)
  1653. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  1654. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  1655. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  1656. } while (0)
  1657. #define RADEON_FLUSH_CACHE() do { \
  1658. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1659. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1660. OUT_RING(RADEON_RB3D_DC_FLUSH); \
  1661. } else { \
  1662. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1663. OUT_RING(R300_RB3D_DC_FLUSH); \
  1664. } \
  1665. } while (0)
  1666. #define RADEON_PURGE_CACHE() do { \
  1667. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1668. OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1669. OUT_RING(RADEON_RB3D_DC_FLUSH | RADEON_RB3D_DC_FREE); \
  1670. } else { \
  1671. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
  1672. OUT_RING(R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE); \
  1673. } \
  1674. } while (0)
  1675. #define RADEON_FLUSH_ZCACHE() do { \
  1676. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1677. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1678. OUT_RING(RADEON_RB3D_ZC_FLUSH); \
  1679. } else { \
  1680. OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
  1681. OUT_RING(R300_ZC_FLUSH); \
  1682. } \
  1683. } while (0)
  1684. #define RADEON_PURGE_ZCACHE() do { \
  1685. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
  1686. OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
  1687. OUT_RING(RADEON_RB3D_ZC_FLUSH | RADEON_RB3D_ZC_FREE); \
  1688. } else { \
  1689. OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
  1690. OUT_RING(R300_ZC_FLUSH | R300_ZC_FREE); \
  1691. } \
  1692. } while (0)
  1693. /* ================================================================
  1694. * Misc helper macros
  1695. */
  1696. /* Perfbox functionality only.
  1697. */
  1698. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  1699. do { \
  1700. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  1701. u32 head = GET_RING_HEAD( dev_priv ); \
  1702. if (head == dev_priv->ring.tail) \
  1703. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  1704. } \
  1705. } while (0)
  1706. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  1707. do { \
  1708. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv; \
  1709. drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv; \
  1710. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  1711. int __ret; \
  1712. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) \
  1713. __ret = r600_do_cp_idle(dev_priv); \
  1714. else \
  1715. __ret = radeon_do_cp_idle(dev_priv); \
  1716. if ( __ret ) return __ret; \
  1717. sarea_priv->last_dispatch = 0; \
  1718. radeon_freelist_reset( dev ); \
  1719. } \
  1720. } while (0)
  1721. #define RADEON_DISPATCH_AGE( age ) do { \
  1722. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  1723. OUT_RING( age ); \
  1724. } while (0)
  1725. #define RADEON_FRAME_AGE( age ) do { \
  1726. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  1727. OUT_RING( age ); \
  1728. } while (0)
  1729. #define RADEON_CLEAR_AGE( age ) do { \
  1730. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  1731. OUT_RING( age ); \
  1732. } while (0)
  1733. #define R600_DISPATCH_AGE(age) do { \
  1734. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1735. OUT_RING((R600_LAST_DISPATCH_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1736. OUT_RING(age); \
  1737. } while (0)
  1738. #define R600_FRAME_AGE(age) do { \
  1739. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1740. OUT_RING((R600_LAST_FRAME_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1741. OUT_RING(age); \
  1742. } while (0)
  1743. #define R600_CLEAR_AGE(age) do { \
  1744. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
  1745. OUT_RING((R600_LAST_CLEAR_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
  1746. OUT_RING(age); \
  1747. } while (0)
  1748. /* ================================================================
  1749. * Ring control
  1750. */
  1751. #define RADEON_VERBOSE 0
  1752. #define RING_LOCALS int write, _nr, _align_nr; unsigned int mask; u32 *ring;
  1753. #define RADEON_RING_ALIGN 16
  1754. #define BEGIN_RING( n ) do { \
  1755. if ( RADEON_VERBOSE ) { \
  1756. DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
  1757. } \
  1758. _align_nr = RADEON_RING_ALIGN - ((dev_priv->ring.tail + n) & (RADEON_RING_ALIGN-1)); \
  1759. _align_nr += n; \
  1760. if (dev_priv->ring.space <= (_align_nr * sizeof(u32))) { \
  1761. COMMIT_RING(); \
  1762. radeon_wait_ring( dev_priv, _align_nr * sizeof(u32)); \
  1763. } \
  1764. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  1765. ring = dev_priv->ring.start; \
  1766. write = dev_priv->ring.tail; \
  1767. mask = dev_priv->ring.tail_mask; \
  1768. } while (0)
  1769. #define ADVANCE_RING() do { \
  1770. if ( RADEON_VERBOSE ) { \
  1771. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  1772. write, dev_priv->ring.tail ); \
  1773. } \
  1774. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  1775. DRM_ERROR( \
  1776. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  1777. ((dev_priv->ring.tail + _nr) & mask), \
  1778. write, __LINE__); \
  1779. } else \
  1780. dev_priv->ring.tail = write; \
  1781. } while (0)
  1782. extern void radeon_commit_ring(drm_radeon_private_t *dev_priv);
  1783. #define COMMIT_RING() do { \
  1784. radeon_commit_ring(dev_priv); \
  1785. } while(0)
  1786. #define OUT_RING( x ) do { \
  1787. if ( RADEON_VERBOSE ) { \
  1788. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  1789. (unsigned int)(x), write ); \
  1790. } \
  1791. ring[write++] = (x); \
  1792. write &= mask; \
  1793. } while (0)
  1794. #define OUT_RING_REG( reg, val ) do { \
  1795. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  1796. OUT_RING( val ); \
  1797. } while (0)
  1798. #define OUT_RING_TABLE( tab, sz ) do { \
  1799. int _size = (sz); \
  1800. int *_tab = (int *)(tab); \
  1801. \
  1802. if (write + _size > mask) { \
  1803. int _i = (mask+1) - write; \
  1804. _size -= _i; \
  1805. while (_i > 0 ) { \
  1806. *(int *)(ring + write) = *_tab++; \
  1807. write++; \
  1808. _i--; \
  1809. } \
  1810. write = 0; \
  1811. _tab += _i; \
  1812. } \
  1813. while (_size > 0) { \
  1814. *(ring + write) = *_tab++; \
  1815. write++; \
  1816. _size--; \
  1817. } \
  1818. write &= mask; \
  1819. } while (0)
  1820. #endif /* __RADEON_DRV_H__ */