radeon_device.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * Clear GPU surface registers.
  38. */
  39. static void radeon_surface_init(struct radeon_device *rdev)
  40. {
  41. /* FIXME: check this out */
  42. if (rdev->family < CHIP_R600) {
  43. int i;
  44. for (i = 0; i < 8; i++) {
  45. WREG32(RADEON_SURFACE0_INFO +
  46. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  47. 0);
  48. }
  49. }
  50. }
  51. /*
  52. * GPU scratch registers helpers function.
  53. */
  54. static void radeon_scratch_init(struct radeon_device *rdev)
  55. {
  56. int i;
  57. /* FIXME: check this out */
  58. if (rdev->family < CHIP_R300) {
  59. rdev->scratch.num_reg = 5;
  60. } else {
  61. rdev->scratch.num_reg = 7;
  62. }
  63. for (i = 0; i < rdev->scratch.num_reg; i++) {
  64. rdev->scratch.free[i] = true;
  65. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  66. }
  67. }
  68. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  69. {
  70. int i;
  71. for (i = 0; i < rdev->scratch.num_reg; i++) {
  72. if (rdev->scratch.free[i]) {
  73. rdev->scratch.free[i] = false;
  74. *reg = rdev->scratch.reg[i];
  75. return 0;
  76. }
  77. }
  78. return -EINVAL;
  79. }
  80. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  81. {
  82. int i;
  83. for (i = 0; i < rdev->scratch.num_reg; i++) {
  84. if (rdev->scratch.reg[i] == reg) {
  85. rdev->scratch.free[i] = true;
  86. return;
  87. }
  88. }
  89. }
  90. /*
  91. * MC common functions
  92. */
  93. int radeon_mc_setup(struct radeon_device *rdev)
  94. {
  95. uint32_t tmp;
  96. /* Some chips have an "issue" with the memory controller, the
  97. * location must be aligned to the size. We just align it down,
  98. * too bad if we walk over the top of system memory, we don't
  99. * use DMA without a remapped anyway.
  100. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  101. */
  102. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  103. */
  104. /*
  105. * Note: from R6xx the address space is 40bits but here we only
  106. * use 32bits (still have to see a card which would exhaust 4G
  107. * address space).
  108. */
  109. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  110. /* vram location was already setup try to put gtt after
  111. * if it fits */
  112. tmp = rdev->mc.vram_location + rdev->mc.vram_size;
  113. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  114. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  115. rdev->mc.gtt_location = tmp;
  116. } else {
  117. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  118. printk(KERN_ERR "[drm] GTT too big to fit "
  119. "before or after vram location.\n");
  120. return -EINVAL;
  121. }
  122. rdev->mc.gtt_location = 0;
  123. }
  124. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  125. /* gtt location was already setup try to put vram before
  126. * if it fits */
  127. if (rdev->mc.vram_size < rdev->mc.gtt_location) {
  128. rdev->mc.vram_location = 0;
  129. } else {
  130. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  131. tmp += (rdev->mc.vram_size - 1);
  132. tmp &= ~(rdev->mc.vram_size - 1);
  133. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.vram_size) {
  134. rdev->mc.vram_location = tmp;
  135. } else {
  136. printk(KERN_ERR "[drm] vram too big to fit "
  137. "before or after GTT location.\n");
  138. return -EINVAL;
  139. }
  140. }
  141. } else {
  142. rdev->mc.vram_location = 0;
  143. rdev->mc.gtt_location = rdev->mc.vram_size;
  144. }
  145. DRM_INFO("radeon: VRAM %uM\n", rdev->mc.vram_size >> 20);
  146. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  147. rdev->mc.vram_location,
  148. rdev->mc.vram_location + rdev->mc.vram_size - 1);
  149. DRM_INFO("radeon: GTT %uM\n", rdev->mc.gtt_size >> 20);
  150. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  151. rdev->mc.gtt_location,
  152. rdev->mc.gtt_location + rdev->mc.gtt_size - 1);
  153. return 0;
  154. }
  155. /*
  156. * GPU helpers function.
  157. */
  158. static bool radeon_card_posted(struct radeon_device *rdev)
  159. {
  160. uint32_t reg;
  161. /* first check CRTCs */
  162. if (ASIC_IS_AVIVO(rdev)) {
  163. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  164. RREG32(AVIVO_D2CRTC_CONTROL);
  165. if (reg & AVIVO_CRTC_EN) {
  166. return true;
  167. }
  168. } else {
  169. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  170. RREG32(RADEON_CRTC2_GEN_CNTL);
  171. if (reg & RADEON_CRTC_EN) {
  172. return true;
  173. }
  174. }
  175. /* then check MEM_SIZE, in case the crtcs are off */
  176. if (rdev->family >= CHIP_R600)
  177. reg = RREG32(R600_CONFIG_MEMSIZE);
  178. else
  179. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  180. if (reg)
  181. return true;
  182. return false;
  183. }
  184. /*
  185. * Registers accessors functions.
  186. */
  187. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  188. {
  189. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  190. BUG_ON(1);
  191. return 0;
  192. }
  193. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  194. {
  195. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  196. reg, v);
  197. BUG_ON(1);
  198. }
  199. void radeon_register_accessor_init(struct radeon_device *rdev)
  200. {
  201. rdev->mm_rreg = &r100_mm_rreg;
  202. rdev->mm_wreg = &r100_mm_wreg;
  203. rdev->mc_rreg = &radeon_invalid_rreg;
  204. rdev->mc_wreg = &radeon_invalid_wreg;
  205. rdev->pll_rreg = &radeon_invalid_rreg;
  206. rdev->pll_wreg = &radeon_invalid_wreg;
  207. rdev->pcie_rreg = &radeon_invalid_rreg;
  208. rdev->pcie_wreg = &radeon_invalid_wreg;
  209. rdev->pciep_rreg = &radeon_invalid_rreg;
  210. rdev->pciep_wreg = &radeon_invalid_wreg;
  211. /* Don't change order as we are overridding accessor. */
  212. if (rdev->family < CHIP_RV515) {
  213. rdev->pcie_rreg = &rv370_pcie_rreg;
  214. rdev->pcie_wreg = &rv370_pcie_wreg;
  215. }
  216. if (rdev->family >= CHIP_RV515) {
  217. rdev->pcie_rreg = &rv515_pcie_rreg;
  218. rdev->pcie_wreg = &rv515_pcie_wreg;
  219. }
  220. /* FIXME: not sure here */
  221. if (rdev->family <= CHIP_R580) {
  222. rdev->pll_rreg = &r100_pll_rreg;
  223. rdev->pll_wreg = &r100_pll_wreg;
  224. }
  225. if (rdev->family >= CHIP_RV515) {
  226. rdev->mc_rreg = &rv515_mc_rreg;
  227. rdev->mc_wreg = &rv515_mc_wreg;
  228. }
  229. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  230. rdev->mc_rreg = &rs400_mc_rreg;
  231. rdev->mc_wreg = &rs400_mc_wreg;
  232. }
  233. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  234. rdev->mc_rreg = &rs690_mc_rreg;
  235. rdev->mc_wreg = &rs690_mc_wreg;
  236. }
  237. if (rdev->family == CHIP_RS600) {
  238. rdev->mc_rreg = &rs600_mc_rreg;
  239. rdev->mc_wreg = &rs600_mc_wreg;
  240. }
  241. if (rdev->family >= CHIP_R600) {
  242. rdev->pciep_rreg = &r600_pciep_rreg;
  243. rdev->pciep_wreg = &r600_pciep_wreg;
  244. }
  245. }
  246. /*
  247. * ASIC
  248. */
  249. int radeon_asic_init(struct radeon_device *rdev)
  250. {
  251. radeon_register_accessor_init(rdev);
  252. switch (rdev->family) {
  253. case CHIP_R100:
  254. case CHIP_RV100:
  255. case CHIP_RS100:
  256. case CHIP_RV200:
  257. case CHIP_RS200:
  258. case CHIP_R200:
  259. case CHIP_RV250:
  260. case CHIP_RS300:
  261. case CHIP_RV280:
  262. rdev->asic = &r100_asic;
  263. break;
  264. case CHIP_R300:
  265. case CHIP_R350:
  266. case CHIP_RV350:
  267. case CHIP_RV380:
  268. rdev->asic = &r300_asic;
  269. break;
  270. case CHIP_R420:
  271. case CHIP_R423:
  272. case CHIP_RV410:
  273. rdev->asic = &r420_asic;
  274. break;
  275. case CHIP_RS400:
  276. case CHIP_RS480:
  277. rdev->asic = &rs400_asic;
  278. break;
  279. case CHIP_RS600:
  280. rdev->asic = &rs600_asic;
  281. break;
  282. case CHIP_RS690:
  283. case CHIP_RS740:
  284. rdev->asic = &rs690_asic;
  285. break;
  286. case CHIP_RV515:
  287. rdev->asic = &rv515_asic;
  288. break;
  289. case CHIP_R520:
  290. case CHIP_RV530:
  291. case CHIP_RV560:
  292. case CHIP_RV570:
  293. case CHIP_R580:
  294. rdev->asic = &r520_asic;
  295. break;
  296. case CHIP_R600:
  297. case CHIP_RV610:
  298. case CHIP_RV630:
  299. case CHIP_RV620:
  300. case CHIP_RV635:
  301. case CHIP_RV670:
  302. case CHIP_RS780:
  303. case CHIP_RV770:
  304. case CHIP_RV730:
  305. case CHIP_RV710:
  306. default:
  307. /* FIXME: not supported yet */
  308. return -EINVAL;
  309. }
  310. return 0;
  311. }
  312. /*
  313. * Wrapper around modesetting bits.
  314. */
  315. int radeon_clocks_init(struct radeon_device *rdev)
  316. {
  317. int r;
  318. radeon_get_clock_info(rdev->ddev);
  319. r = radeon_static_clocks_init(rdev->ddev);
  320. if (r) {
  321. return r;
  322. }
  323. DRM_INFO("Clocks initialized !\n");
  324. return 0;
  325. }
  326. void radeon_clocks_fini(struct radeon_device *rdev)
  327. {
  328. }
  329. /* ATOM accessor methods */
  330. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  331. {
  332. struct radeon_device *rdev = info->dev->dev_private;
  333. uint32_t r;
  334. r = rdev->pll_rreg(rdev, reg);
  335. return r;
  336. }
  337. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  338. {
  339. struct radeon_device *rdev = info->dev->dev_private;
  340. rdev->pll_wreg(rdev, reg, val);
  341. }
  342. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  343. {
  344. struct radeon_device *rdev = info->dev->dev_private;
  345. uint32_t r;
  346. r = rdev->mc_rreg(rdev, reg);
  347. return r;
  348. }
  349. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  350. {
  351. struct radeon_device *rdev = info->dev->dev_private;
  352. rdev->mc_wreg(rdev, reg, val);
  353. }
  354. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  355. {
  356. struct radeon_device *rdev = info->dev->dev_private;
  357. WREG32(reg*4, val);
  358. }
  359. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  360. {
  361. struct radeon_device *rdev = info->dev->dev_private;
  362. uint32_t r;
  363. r = RREG32(reg*4);
  364. return r;
  365. }
  366. static struct card_info atom_card_info = {
  367. .dev = NULL,
  368. .reg_read = cail_reg_read,
  369. .reg_write = cail_reg_write,
  370. .mc_read = cail_mc_read,
  371. .mc_write = cail_mc_write,
  372. .pll_read = cail_pll_read,
  373. .pll_write = cail_pll_write,
  374. };
  375. int radeon_atombios_init(struct radeon_device *rdev)
  376. {
  377. atom_card_info.dev = rdev->ddev;
  378. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  379. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  380. return 0;
  381. }
  382. void radeon_atombios_fini(struct radeon_device *rdev)
  383. {
  384. kfree(rdev->mode_info.atom_context);
  385. }
  386. int radeon_combios_init(struct radeon_device *rdev)
  387. {
  388. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  389. return 0;
  390. }
  391. void radeon_combios_fini(struct radeon_device *rdev)
  392. {
  393. }
  394. int radeon_modeset_init(struct radeon_device *rdev);
  395. void radeon_modeset_fini(struct radeon_device *rdev);
  396. /*
  397. * Radeon device.
  398. */
  399. int radeon_device_init(struct radeon_device *rdev,
  400. struct drm_device *ddev,
  401. struct pci_dev *pdev,
  402. uint32_t flags)
  403. {
  404. int r, ret;
  405. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  406. rdev->shutdown = false;
  407. rdev->ddev = ddev;
  408. rdev->pdev = pdev;
  409. rdev->flags = flags;
  410. rdev->family = flags & RADEON_FAMILY_MASK;
  411. rdev->is_atom_bios = false;
  412. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  413. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  414. rdev->gpu_lockup = false;
  415. /* mutex initialization are all done here so we
  416. * can recall function without having locking issues */
  417. mutex_init(&rdev->cs_mutex);
  418. mutex_init(&rdev->ib_pool.mutex);
  419. mutex_init(&rdev->cp.mutex);
  420. rwlock_init(&rdev->fence_drv.lock);
  421. if (radeon_agpmode == -1) {
  422. rdev->flags &= ~RADEON_IS_AGP;
  423. if (rdev->family > CHIP_RV515 ||
  424. rdev->family == CHIP_RV380 ||
  425. rdev->family == CHIP_RV410 ||
  426. rdev->family == CHIP_R423) {
  427. DRM_INFO("Forcing AGP to PCIE mode\n");
  428. rdev->flags |= RADEON_IS_PCIE;
  429. } else {
  430. DRM_INFO("Forcing AGP to PCI mode\n");
  431. rdev->flags |= RADEON_IS_PCI;
  432. }
  433. }
  434. /* Set asic functions */
  435. r = radeon_asic_init(rdev);
  436. if (r) {
  437. return r;
  438. }
  439. r = radeon_init(rdev);
  440. if (r) {
  441. return r;
  442. }
  443. /* Report DMA addressing limitation */
  444. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  445. if (r) {
  446. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  447. }
  448. /* Registers mapping */
  449. /* TODO: block userspace mapping of io register */
  450. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  451. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  452. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  453. if (rdev->rmmio == NULL) {
  454. return -ENOMEM;
  455. }
  456. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  457. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  458. /* Setup errata flags */
  459. radeon_errata(rdev);
  460. /* Initialize scratch registers */
  461. radeon_scratch_init(rdev);
  462. /* Initialize surface registers */
  463. radeon_surface_init(rdev);
  464. /* TODO: disable VGA need to use VGA request */
  465. /* BIOS*/
  466. if (!radeon_get_bios(rdev)) {
  467. if (ASIC_IS_AVIVO(rdev))
  468. return -EINVAL;
  469. }
  470. if (rdev->is_atom_bios) {
  471. r = radeon_atombios_init(rdev);
  472. if (r) {
  473. return r;
  474. }
  475. } else {
  476. r = radeon_combios_init(rdev);
  477. if (r) {
  478. return r;
  479. }
  480. }
  481. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  482. if (radeon_gpu_reset(rdev)) {
  483. /* FIXME: what do we want to do here ? */
  484. }
  485. /* check if cards are posted or not */
  486. if (!radeon_card_posted(rdev) && rdev->bios) {
  487. DRM_INFO("GPU not posted. posting now...\n");
  488. if (rdev->is_atom_bios) {
  489. atom_asic_init(rdev->mode_info.atom_context);
  490. } else {
  491. radeon_combios_asic_init(rdev->ddev);
  492. }
  493. }
  494. /* Get vram informations */
  495. radeon_vram_info(rdev);
  496. /* Device is severly broken if aper size > vram size.
  497. * for RN50/M6/M7 - Novell bug 204882 ?
  498. */
  499. if (rdev->mc.vram_size < rdev->mc.aper_size) {
  500. rdev->mc.aper_size = rdev->mc.vram_size;
  501. }
  502. /* Add an MTRR for the VRAM */
  503. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  504. MTRR_TYPE_WRCOMB, 1);
  505. DRM_INFO("Detected VRAM RAM=%uM, BAR=%uM\n",
  506. rdev->mc.vram_size >> 20,
  507. (unsigned)rdev->mc.aper_size >> 20);
  508. DRM_INFO("RAM width %dbits %cDR\n",
  509. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  510. /* Initialize clocks */
  511. r = radeon_clocks_init(rdev);
  512. if (r) {
  513. return r;
  514. }
  515. /* Initialize memory controller (also test AGP) */
  516. r = radeon_mc_init(rdev);
  517. if (r) {
  518. return r;
  519. }
  520. /* Fence driver */
  521. r = radeon_fence_driver_init(rdev);
  522. if (r) {
  523. return r;
  524. }
  525. r = radeon_irq_kms_init(rdev);
  526. if (r) {
  527. return r;
  528. }
  529. /* Memory manager */
  530. r = radeon_object_init(rdev);
  531. if (r) {
  532. return r;
  533. }
  534. /* Initialize GART (initialize after TTM so we can allocate
  535. * memory through TTM but finalize after TTM) */
  536. r = radeon_gart_enable(rdev);
  537. if (!r) {
  538. r = radeon_gem_init(rdev);
  539. }
  540. /* 1M ring buffer */
  541. if (!r) {
  542. r = radeon_cp_init(rdev, 1024 * 1024);
  543. }
  544. if (!r) {
  545. r = radeon_wb_init(rdev);
  546. if (r) {
  547. DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
  548. return r;
  549. }
  550. }
  551. if (!r) {
  552. r = radeon_ib_pool_init(rdev);
  553. if (r) {
  554. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  555. return r;
  556. }
  557. }
  558. if (!r) {
  559. r = radeon_ib_test(rdev);
  560. if (r) {
  561. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  562. return r;
  563. }
  564. }
  565. ret = r;
  566. r = radeon_modeset_init(rdev);
  567. if (r) {
  568. return r;
  569. }
  570. if (!ret) {
  571. DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
  572. }
  573. if (radeon_benchmarking) {
  574. radeon_benchmark(rdev);
  575. }
  576. return ret;
  577. }
  578. void radeon_device_fini(struct radeon_device *rdev)
  579. {
  580. if (rdev == NULL || rdev->rmmio == NULL) {
  581. return;
  582. }
  583. DRM_INFO("radeon: finishing device.\n");
  584. rdev->shutdown = true;
  585. /* Order matter so becarefull if you rearrange anythings */
  586. radeon_modeset_fini(rdev);
  587. radeon_ib_pool_fini(rdev);
  588. radeon_cp_fini(rdev);
  589. radeon_wb_fini(rdev);
  590. radeon_gem_fini(rdev);
  591. radeon_object_fini(rdev);
  592. /* mc_fini must be after object_fini */
  593. radeon_mc_fini(rdev);
  594. #if __OS_HAS_AGP
  595. radeon_agp_fini(rdev);
  596. #endif
  597. radeon_irq_kms_fini(rdev);
  598. radeon_fence_driver_fini(rdev);
  599. radeon_clocks_fini(rdev);
  600. if (rdev->is_atom_bios) {
  601. radeon_atombios_fini(rdev);
  602. } else {
  603. radeon_combios_fini(rdev);
  604. }
  605. kfree(rdev->bios);
  606. rdev->bios = NULL;
  607. iounmap(rdev->rmmio);
  608. rdev->rmmio = NULL;
  609. }
  610. /*
  611. * Suspend & resume.
  612. */
  613. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  614. {
  615. struct radeon_device *rdev = dev->dev_private;
  616. struct drm_crtc *crtc;
  617. if (dev == NULL || rdev == NULL) {
  618. return -ENODEV;
  619. }
  620. if (state.event == PM_EVENT_PRETHAW) {
  621. return 0;
  622. }
  623. /* unpin the front buffers */
  624. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  625. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  626. struct radeon_object *robj;
  627. if (rfb == NULL || rfb->obj == NULL) {
  628. continue;
  629. }
  630. robj = rfb->obj->driver_private;
  631. if (robj != rdev->fbdev_robj) {
  632. radeon_object_unpin(robj);
  633. }
  634. }
  635. /* evict vram memory */
  636. radeon_object_evict_vram(rdev);
  637. /* wait for gpu to finish processing current batch */
  638. radeon_fence_wait_last(rdev);
  639. radeon_cp_disable(rdev);
  640. radeon_gart_disable(rdev);
  641. /* evict remaining vram memory */
  642. radeon_object_evict_vram(rdev);
  643. rdev->irq.sw_int = false;
  644. radeon_irq_set(rdev);
  645. pci_save_state(dev->pdev);
  646. if (state.event == PM_EVENT_SUSPEND) {
  647. /* Shut down the device */
  648. pci_disable_device(dev->pdev);
  649. pci_set_power_state(dev->pdev, PCI_D3hot);
  650. }
  651. acquire_console_sem();
  652. fb_set_suspend(rdev->fbdev_info, 1);
  653. release_console_sem();
  654. return 0;
  655. }
  656. int radeon_resume_kms(struct drm_device *dev)
  657. {
  658. struct radeon_device *rdev = dev->dev_private;
  659. int r;
  660. acquire_console_sem();
  661. pci_set_power_state(dev->pdev, PCI_D0);
  662. pci_restore_state(dev->pdev);
  663. if (pci_enable_device(dev->pdev)) {
  664. release_console_sem();
  665. return -1;
  666. }
  667. pci_set_master(dev->pdev);
  668. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  669. if (radeon_gpu_reset(rdev)) {
  670. /* FIXME: what do we want to do here ? */
  671. }
  672. /* post card */
  673. if (rdev->is_atom_bios) {
  674. atom_asic_init(rdev->mode_info.atom_context);
  675. } else {
  676. radeon_combios_asic_init(rdev->ddev);
  677. }
  678. /* Initialize clocks */
  679. r = radeon_clocks_init(rdev);
  680. if (r) {
  681. release_console_sem();
  682. return r;
  683. }
  684. /* Enable IRQ */
  685. rdev->irq.sw_int = true;
  686. radeon_irq_set(rdev);
  687. /* Initialize GPU Memory Controller */
  688. r = radeon_mc_init(rdev);
  689. if (r) {
  690. goto out;
  691. }
  692. r = radeon_gart_enable(rdev);
  693. if (r) {
  694. goto out;
  695. }
  696. r = radeon_cp_init(rdev, rdev->cp.ring_size);
  697. if (r) {
  698. goto out;
  699. }
  700. out:
  701. fb_set_suspend(rdev->fbdev_info, 0);
  702. release_console_sem();
  703. /* blat the mode back in */
  704. drm_helper_resume_force_mode(dev);
  705. return 0;
  706. }
  707. /*
  708. * Debugfs
  709. */
  710. struct radeon_debugfs {
  711. struct drm_info_list *files;
  712. unsigned num_files;
  713. };
  714. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  715. static unsigned _radeon_debugfs_count = 0;
  716. int radeon_debugfs_add_files(struct radeon_device *rdev,
  717. struct drm_info_list *files,
  718. unsigned nfiles)
  719. {
  720. unsigned i;
  721. for (i = 0; i < _radeon_debugfs_count; i++) {
  722. if (_radeon_debugfs[i].files == files) {
  723. /* Already registered */
  724. return 0;
  725. }
  726. }
  727. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  728. DRM_ERROR("Reached maximum number of debugfs files.\n");
  729. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  730. return -EINVAL;
  731. }
  732. _radeon_debugfs[_radeon_debugfs_count].files = files;
  733. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  734. _radeon_debugfs_count++;
  735. #if defined(CONFIG_DEBUG_FS)
  736. drm_debugfs_create_files(files, nfiles,
  737. rdev->ddev->control->debugfs_root,
  738. rdev->ddev->control);
  739. drm_debugfs_create_files(files, nfiles,
  740. rdev->ddev->primary->debugfs_root,
  741. rdev->ddev->primary);
  742. #endif
  743. return 0;
  744. }
  745. #if defined(CONFIG_DEBUG_FS)
  746. int radeon_debugfs_init(struct drm_minor *minor)
  747. {
  748. return 0;
  749. }
  750. void radeon_debugfs_cleanup(struct drm_minor *minor)
  751. {
  752. unsigned i;
  753. for (i = 0; i < _radeon_debugfs_count; i++) {
  754. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  755. _radeon_debugfs[i].num_files, minor);
  756. }
  757. }
  758. #endif