radeon_bios.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. /*
  33. * BIOS.
  34. */
  35. static bool radeon_read_bios(struct radeon_device *rdev)
  36. {
  37. uint8_t __iomem *bios;
  38. size_t size;
  39. rdev->bios = NULL;
  40. bios = pci_map_rom(rdev->pdev, &size);
  41. if (!bios) {
  42. return false;
  43. }
  44. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  45. pci_unmap_rom(rdev->pdev, bios);
  46. return false;
  47. }
  48. rdev->bios = kmalloc(size, GFP_KERNEL);
  49. if (rdev->bios == NULL) {
  50. pci_unmap_rom(rdev->pdev, bios);
  51. return false;
  52. }
  53. memcpy(rdev->bios, bios, size);
  54. pci_unmap_rom(rdev->pdev, bios);
  55. return true;
  56. }
  57. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  58. {
  59. uint32_t viph_control;
  60. uint32_t bus_cntl;
  61. uint32_t d1vga_control;
  62. uint32_t d2vga_control;
  63. uint32_t vga_render_control;
  64. uint32_t rom_cntl;
  65. uint32_t cg_spll_func_cntl = 0;
  66. uint32_t cg_spll_status;
  67. bool r;
  68. viph_control = RREG32(RADEON_VIPH_CONTROL);
  69. bus_cntl = RREG32(RADEON_BUS_CNTL);
  70. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  71. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  72. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  73. rom_cntl = RREG32(R600_ROM_CNTL);
  74. /* disable VIP */
  75. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  76. /* enable the rom */
  77. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  78. /* Disable VGA mode */
  79. WREG32(AVIVO_D1VGA_CONTROL,
  80. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  81. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  82. WREG32(AVIVO_D2VGA_CONTROL,
  83. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  84. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  85. WREG32(AVIVO_VGA_RENDER_CONTROL,
  86. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  87. if (rdev->family == CHIP_RV730) {
  88. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  89. /* enable bypass mode */
  90. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  91. R600_SPLL_BYPASS_EN));
  92. /* wait for SPLL_CHG_STATUS to change to 1 */
  93. cg_spll_status = 0;
  94. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  95. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  96. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  97. } else
  98. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  99. r = radeon_read_bios(rdev);
  100. /* restore regs */
  101. if (rdev->family == CHIP_RV730) {
  102. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  103. /* wait for SPLL_CHG_STATUS to change to 1 */
  104. cg_spll_status = 0;
  105. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  106. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  107. }
  108. WREG32(RADEON_VIPH_CONTROL, viph_control);
  109. WREG32(RADEON_BUS_CNTL, bus_cntl);
  110. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  111. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  112. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  113. WREG32(R600_ROM_CNTL, rom_cntl);
  114. return r;
  115. }
  116. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  117. {
  118. uint32_t viph_control;
  119. uint32_t bus_cntl;
  120. uint32_t d1vga_control;
  121. uint32_t d2vga_control;
  122. uint32_t vga_render_control;
  123. uint32_t rom_cntl;
  124. uint32_t general_pwrmgt;
  125. uint32_t low_vid_lower_gpio_cntl;
  126. uint32_t medium_vid_lower_gpio_cntl;
  127. uint32_t high_vid_lower_gpio_cntl;
  128. uint32_t ctxsw_vid_lower_gpio_cntl;
  129. uint32_t lower_gpio_enable;
  130. bool r;
  131. viph_control = RREG32(RADEON_VIPH_CONTROL);
  132. bus_cntl = RREG32(RADEON_BUS_CNTL);
  133. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  134. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  135. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  136. rom_cntl = RREG32(R600_ROM_CNTL);
  137. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  138. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  139. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  140. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  141. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  142. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  143. /* disable VIP */
  144. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  145. /* enable the rom */
  146. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  147. /* Disable VGA mode */
  148. WREG32(AVIVO_D1VGA_CONTROL,
  149. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  150. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  151. WREG32(AVIVO_D2VGA_CONTROL,
  152. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  153. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  154. WREG32(AVIVO_VGA_RENDER_CONTROL,
  155. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  156. WREG32(R600_ROM_CNTL,
  157. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  158. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  159. R600_SCK_OVERWRITE));
  160. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  161. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  162. (low_vid_lower_gpio_cntl & ~0x400));
  163. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  164. (medium_vid_lower_gpio_cntl & ~0x400));
  165. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  166. (high_vid_lower_gpio_cntl & ~0x400));
  167. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  168. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  169. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  170. r = radeon_read_bios(rdev);
  171. /* restore regs */
  172. WREG32(RADEON_VIPH_CONTROL, viph_control);
  173. WREG32(RADEON_BUS_CNTL, bus_cntl);
  174. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  175. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  176. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  177. WREG32(R600_ROM_CNTL, rom_cntl);
  178. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  179. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  180. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  181. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  182. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  183. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  184. return r;
  185. }
  186. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  187. {
  188. uint32_t seprom_cntl1;
  189. uint32_t viph_control;
  190. uint32_t bus_cntl;
  191. uint32_t d1vga_control;
  192. uint32_t d2vga_control;
  193. uint32_t vga_render_control;
  194. uint32_t gpiopad_a;
  195. uint32_t gpiopad_en;
  196. uint32_t gpiopad_mask;
  197. bool r;
  198. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  199. viph_control = RREG32(RADEON_VIPH_CONTROL);
  200. bus_cntl = RREG32(RADEON_BUS_CNTL);
  201. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  202. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  203. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  204. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  205. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  206. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  207. WREG32(RADEON_SEPROM_CNTL1,
  208. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  209. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  210. WREG32(RADEON_GPIOPAD_A, 0);
  211. WREG32(RADEON_GPIOPAD_EN, 0);
  212. WREG32(RADEON_GPIOPAD_MASK, 0);
  213. /* disable VIP */
  214. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  215. /* enable the rom */
  216. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  217. /* Disable VGA mode */
  218. WREG32(AVIVO_D1VGA_CONTROL,
  219. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  220. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  221. WREG32(AVIVO_D2VGA_CONTROL,
  222. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  223. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  224. WREG32(AVIVO_VGA_RENDER_CONTROL,
  225. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  226. r = radeon_read_bios(rdev);
  227. /* restore regs */
  228. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  229. WREG32(RADEON_VIPH_CONTROL, viph_control);
  230. WREG32(RADEON_BUS_CNTL, bus_cntl);
  231. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  232. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  233. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  234. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  235. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  236. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  237. return r;
  238. }
  239. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  240. {
  241. uint32_t seprom_cntl1;
  242. uint32_t viph_control;
  243. uint32_t bus_cntl;
  244. uint32_t crtc_gen_cntl;
  245. uint32_t crtc2_gen_cntl;
  246. uint32_t crtc_ext_cntl;
  247. uint32_t fp2_gen_cntl;
  248. bool r;
  249. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  250. viph_control = RREG32(RADEON_VIPH_CONTROL);
  251. bus_cntl = RREG32(RADEON_BUS_CNTL);
  252. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  253. crtc2_gen_cntl = 0;
  254. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  255. fp2_gen_cntl = 0;
  256. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  257. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  258. }
  259. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  260. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  261. }
  262. WREG32(RADEON_SEPROM_CNTL1,
  263. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  264. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  265. /* disable VIP */
  266. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  267. /* enable the rom */
  268. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  269. /* Turn off mem requests and CRTC for both controllers */
  270. WREG32(RADEON_CRTC_GEN_CNTL,
  271. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  272. (RADEON_CRTC_DISP_REQ_EN_B |
  273. RADEON_CRTC_EXT_DISP_EN)));
  274. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  275. WREG32(RADEON_CRTC2_GEN_CNTL,
  276. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  277. RADEON_CRTC2_DISP_REQ_EN_B));
  278. }
  279. /* Turn off CRTC */
  280. WREG32(RADEON_CRTC_EXT_CNTL,
  281. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  282. (RADEON_CRTC_SYNC_TRISTAT |
  283. RADEON_CRTC_DISPLAY_DIS)));
  284. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  285. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  286. }
  287. r = radeon_read_bios(rdev);
  288. /* restore regs */
  289. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  290. WREG32(RADEON_VIPH_CONTROL, viph_control);
  291. WREG32(RADEON_BUS_CNTL, bus_cntl);
  292. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  293. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  294. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  295. }
  296. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  297. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  298. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  299. }
  300. return r;
  301. }
  302. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  303. {
  304. if (rdev->family >= CHIP_RV770)
  305. return r700_read_disabled_bios(rdev);
  306. else if (rdev->family >= CHIP_R600)
  307. return r600_read_disabled_bios(rdev);
  308. else if (rdev->family >= CHIP_RS600)
  309. return avivo_read_disabled_bios(rdev);
  310. else
  311. return legacy_read_disabled_bios(rdev);
  312. }
  313. bool radeon_get_bios(struct radeon_device *rdev)
  314. {
  315. bool r;
  316. uint16_t tmp;
  317. r = radeon_read_bios(rdev);
  318. if (r == false) {
  319. r = radeon_read_disabled_bios(rdev);
  320. }
  321. if (r == false || rdev->bios == NULL) {
  322. DRM_ERROR("Unable to locate a BIOS ROM\n");
  323. rdev->bios = NULL;
  324. return false;
  325. }
  326. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  327. goto free_bios;
  328. }
  329. rdev->bios_header_start = RBIOS16(0x48);
  330. if (!rdev->bios_header_start) {
  331. goto free_bios;
  332. }
  333. tmp = rdev->bios_header_start + 4;
  334. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  335. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  336. rdev->is_atom_bios = true;
  337. } else {
  338. rdev->is_atom_bios = false;
  339. }
  340. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  341. return true;
  342. free_bios:
  343. kfree(rdev->bios);
  344. rdev->bios = NULL;
  345. return false;
  346. }