radeon_asic.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  34. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  35. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  36. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  37. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  38. /*
  39. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  40. */
  41. int r100_init(struct radeon_device *rdev);
  42. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  43. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  44. void r100_errata(struct radeon_device *rdev);
  45. void r100_vram_info(struct radeon_device *rdev);
  46. int r100_gpu_reset(struct radeon_device *rdev);
  47. int r100_mc_init(struct radeon_device *rdev);
  48. void r100_mc_fini(struct radeon_device *rdev);
  49. int r100_wb_init(struct radeon_device *rdev);
  50. void r100_wb_fini(struct radeon_device *rdev);
  51. int r100_gart_enable(struct radeon_device *rdev);
  52. void r100_pci_gart_disable(struct radeon_device *rdev);
  53. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  54. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  55. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  56. void r100_cp_fini(struct radeon_device *rdev);
  57. void r100_cp_disable(struct radeon_device *rdev);
  58. void r100_ring_start(struct radeon_device *rdev);
  59. int r100_irq_set(struct radeon_device *rdev);
  60. int r100_irq_process(struct radeon_device *rdev);
  61. void r100_fence_ring_emit(struct radeon_device *rdev,
  62. struct radeon_fence *fence);
  63. int r100_cs_parse(struct radeon_cs_parser *p);
  64. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  65. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  66. int r100_copy_blit(struct radeon_device *rdev,
  67. uint64_t src_offset,
  68. uint64_t dst_offset,
  69. unsigned num_pages,
  70. struct radeon_fence *fence);
  71. static struct radeon_asic r100_asic = {
  72. .init = &r100_init,
  73. .errata = &r100_errata,
  74. .vram_info = &r100_vram_info,
  75. .gpu_reset = &r100_gpu_reset,
  76. .mc_init = &r100_mc_init,
  77. .mc_fini = &r100_mc_fini,
  78. .wb_init = &r100_wb_init,
  79. .wb_fini = &r100_wb_fini,
  80. .gart_enable = &r100_gart_enable,
  81. .gart_disable = &r100_pci_gart_disable,
  82. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  83. .gart_set_page = &r100_pci_gart_set_page,
  84. .cp_init = &r100_cp_init,
  85. .cp_fini = &r100_cp_fini,
  86. .cp_disable = &r100_cp_disable,
  87. .ring_start = &r100_ring_start,
  88. .irq_set = &r100_irq_set,
  89. .irq_process = &r100_irq_process,
  90. .fence_ring_emit = &r100_fence_ring_emit,
  91. .cs_parse = &r100_cs_parse,
  92. .copy_blit = &r100_copy_blit,
  93. .copy_dma = NULL,
  94. .copy = &r100_copy_blit,
  95. .set_engine_clock = &radeon_legacy_set_engine_clock,
  96. .set_memory_clock = NULL,
  97. .set_pcie_lanes = NULL,
  98. .set_clock_gating = &radeon_legacy_set_clock_gating,
  99. };
  100. /*
  101. * r300,r350,rv350,rv380
  102. */
  103. int r300_init(struct radeon_device *rdev);
  104. void r300_errata(struct radeon_device *rdev);
  105. void r300_vram_info(struct radeon_device *rdev);
  106. int r300_gpu_reset(struct radeon_device *rdev);
  107. int r300_mc_init(struct radeon_device *rdev);
  108. void r300_mc_fini(struct radeon_device *rdev);
  109. void r300_ring_start(struct radeon_device *rdev);
  110. void r300_fence_ring_emit(struct radeon_device *rdev,
  111. struct radeon_fence *fence);
  112. int r300_cs_parse(struct radeon_cs_parser *p);
  113. int r300_gart_enable(struct radeon_device *rdev);
  114. void rv370_pcie_gart_disable(struct radeon_device *rdev);
  115. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  116. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  117. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  118. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  119. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  120. int r300_copy_dma(struct radeon_device *rdev,
  121. uint64_t src_offset,
  122. uint64_t dst_offset,
  123. unsigned num_pages,
  124. struct radeon_fence *fence);
  125. static struct radeon_asic r300_asic = {
  126. .init = &r300_init,
  127. .errata = &r300_errata,
  128. .vram_info = &r300_vram_info,
  129. .gpu_reset = &r300_gpu_reset,
  130. .mc_init = &r300_mc_init,
  131. .mc_fini = &r300_mc_fini,
  132. .wb_init = &r100_wb_init,
  133. .wb_fini = &r100_wb_fini,
  134. .gart_enable = &r300_gart_enable,
  135. .gart_disable = &r100_pci_gart_disable,
  136. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  137. .gart_set_page = &r100_pci_gart_set_page,
  138. .cp_init = &r100_cp_init,
  139. .cp_fini = &r100_cp_fini,
  140. .cp_disable = &r100_cp_disable,
  141. .ring_start = &r300_ring_start,
  142. .irq_set = &r100_irq_set,
  143. .irq_process = &r100_irq_process,
  144. .fence_ring_emit = &r300_fence_ring_emit,
  145. .cs_parse = &r300_cs_parse,
  146. .copy_blit = &r100_copy_blit,
  147. .copy_dma = &r300_copy_dma,
  148. .copy = &r100_copy_blit,
  149. .set_engine_clock = &radeon_legacy_set_engine_clock,
  150. .set_memory_clock = NULL,
  151. .set_pcie_lanes = &rv370_set_pcie_lanes,
  152. .set_clock_gating = &radeon_legacy_set_clock_gating,
  153. };
  154. /*
  155. * r420,r423,rv410
  156. */
  157. void r420_errata(struct radeon_device *rdev);
  158. void r420_vram_info(struct radeon_device *rdev);
  159. int r420_mc_init(struct radeon_device *rdev);
  160. void r420_mc_fini(struct radeon_device *rdev);
  161. static struct radeon_asic r420_asic = {
  162. .init = &r300_init,
  163. .errata = &r420_errata,
  164. .vram_info = &r420_vram_info,
  165. .gpu_reset = &r300_gpu_reset,
  166. .mc_init = &r420_mc_init,
  167. .mc_fini = &r420_mc_fini,
  168. .wb_init = &r100_wb_init,
  169. .wb_fini = &r100_wb_fini,
  170. .gart_enable = &r300_gart_enable,
  171. .gart_disable = &rv370_pcie_gart_disable,
  172. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  173. .gart_set_page = &rv370_pcie_gart_set_page,
  174. .cp_init = &r100_cp_init,
  175. .cp_fini = &r100_cp_fini,
  176. .cp_disable = &r100_cp_disable,
  177. .ring_start = &r300_ring_start,
  178. .irq_set = &r100_irq_set,
  179. .irq_process = &r100_irq_process,
  180. .fence_ring_emit = &r300_fence_ring_emit,
  181. .cs_parse = &r300_cs_parse,
  182. .copy_blit = &r100_copy_blit,
  183. .copy_dma = &r300_copy_dma,
  184. .copy = &r100_copy_blit,
  185. .set_engine_clock = &radeon_atom_set_engine_clock,
  186. .set_memory_clock = &radeon_atom_set_memory_clock,
  187. .set_pcie_lanes = &rv370_set_pcie_lanes,
  188. .set_clock_gating = &radeon_atom_set_clock_gating,
  189. };
  190. /*
  191. * rs400,rs480
  192. */
  193. void rs400_errata(struct radeon_device *rdev);
  194. void rs400_vram_info(struct radeon_device *rdev);
  195. int rs400_mc_init(struct radeon_device *rdev);
  196. void rs400_mc_fini(struct radeon_device *rdev);
  197. int rs400_gart_enable(struct radeon_device *rdev);
  198. void rs400_gart_disable(struct radeon_device *rdev);
  199. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  200. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  201. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  202. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  203. static struct radeon_asic rs400_asic = {
  204. .init = &r300_init,
  205. .errata = &rs400_errata,
  206. .vram_info = &rs400_vram_info,
  207. .gpu_reset = &r300_gpu_reset,
  208. .mc_init = &rs400_mc_init,
  209. .mc_fini = &rs400_mc_fini,
  210. .wb_init = &r100_wb_init,
  211. .wb_fini = &r100_wb_fini,
  212. .gart_enable = &rs400_gart_enable,
  213. .gart_disable = &rs400_gart_disable,
  214. .gart_tlb_flush = &rs400_gart_tlb_flush,
  215. .gart_set_page = &rs400_gart_set_page,
  216. .cp_init = &r100_cp_init,
  217. .cp_fini = &r100_cp_fini,
  218. .cp_disable = &r100_cp_disable,
  219. .ring_start = &r300_ring_start,
  220. .irq_set = &r100_irq_set,
  221. .irq_process = &r100_irq_process,
  222. .fence_ring_emit = &r300_fence_ring_emit,
  223. .cs_parse = &r300_cs_parse,
  224. .copy_blit = &r100_copy_blit,
  225. .copy_dma = &r300_copy_dma,
  226. .copy = &r100_copy_blit,
  227. .set_engine_clock = &radeon_legacy_set_engine_clock,
  228. .set_memory_clock = NULL,
  229. .set_pcie_lanes = NULL,
  230. .set_clock_gating = &radeon_legacy_set_clock_gating,
  231. };
  232. /*
  233. * rs600.
  234. */
  235. void rs600_errata(struct radeon_device *rdev);
  236. void rs600_vram_info(struct radeon_device *rdev);
  237. int rs600_mc_init(struct radeon_device *rdev);
  238. void rs600_mc_fini(struct radeon_device *rdev);
  239. int rs600_irq_set(struct radeon_device *rdev);
  240. int rs600_gart_enable(struct radeon_device *rdev);
  241. void rs600_gart_disable(struct radeon_device *rdev);
  242. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  243. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  244. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  245. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  246. static struct radeon_asic rs600_asic = {
  247. .init = &r300_init,
  248. .errata = &rs600_errata,
  249. .vram_info = &rs600_vram_info,
  250. .gpu_reset = &r300_gpu_reset,
  251. .mc_init = &rs600_mc_init,
  252. .mc_fini = &rs600_mc_fini,
  253. .wb_init = &r100_wb_init,
  254. .wb_fini = &r100_wb_fini,
  255. .gart_enable = &rs600_gart_enable,
  256. .gart_disable = &rs600_gart_disable,
  257. .gart_tlb_flush = &rs600_gart_tlb_flush,
  258. .gart_set_page = &rs600_gart_set_page,
  259. .cp_init = &r100_cp_init,
  260. .cp_fini = &r100_cp_fini,
  261. .cp_disable = &r100_cp_disable,
  262. .ring_start = &r300_ring_start,
  263. .irq_set = &rs600_irq_set,
  264. .irq_process = &r100_irq_process,
  265. .fence_ring_emit = &r300_fence_ring_emit,
  266. .cs_parse = &r300_cs_parse,
  267. .copy_blit = &r100_copy_blit,
  268. .copy_dma = &r300_copy_dma,
  269. .copy = &r100_copy_blit,
  270. .set_engine_clock = &radeon_atom_set_engine_clock,
  271. .set_memory_clock = &radeon_atom_set_memory_clock,
  272. .set_pcie_lanes = NULL,
  273. .set_clock_gating = &radeon_atom_set_clock_gating,
  274. };
  275. /*
  276. * rs690,rs740
  277. */
  278. void rs690_errata(struct radeon_device *rdev);
  279. void rs690_vram_info(struct radeon_device *rdev);
  280. int rs690_mc_init(struct radeon_device *rdev);
  281. void rs690_mc_fini(struct radeon_device *rdev);
  282. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  283. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  284. static struct radeon_asic rs690_asic = {
  285. .init = &r300_init,
  286. .errata = &rs690_errata,
  287. .vram_info = &rs690_vram_info,
  288. .gpu_reset = &r300_gpu_reset,
  289. .mc_init = &rs690_mc_init,
  290. .mc_fini = &rs690_mc_fini,
  291. .wb_init = &r100_wb_init,
  292. .wb_fini = &r100_wb_fini,
  293. .gart_enable = &rs400_gart_enable,
  294. .gart_disable = &rs400_gart_disable,
  295. .gart_tlb_flush = &rs400_gart_tlb_flush,
  296. .gart_set_page = &rs400_gart_set_page,
  297. .cp_init = &r100_cp_init,
  298. .cp_fini = &r100_cp_fini,
  299. .cp_disable = &r100_cp_disable,
  300. .ring_start = &r300_ring_start,
  301. .irq_set = &rs600_irq_set,
  302. .irq_process = &r100_irq_process,
  303. .fence_ring_emit = &r300_fence_ring_emit,
  304. .cs_parse = &r300_cs_parse,
  305. .copy_blit = &r100_copy_blit,
  306. .copy_dma = &r300_copy_dma,
  307. .copy = &r300_copy_dma,
  308. .set_engine_clock = &radeon_atom_set_engine_clock,
  309. .set_memory_clock = &radeon_atom_set_memory_clock,
  310. .set_pcie_lanes = NULL,
  311. .set_clock_gating = &radeon_atom_set_clock_gating,
  312. };
  313. /*
  314. * rv515
  315. */
  316. int rv515_init(struct radeon_device *rdev);
  317. void rv515_errata(struct radeon_device *rdev);
  318. void rv515_vram_info(struct radeon_device *rdev);
  319. int rv515_gpu_reset(struct radeon_device *rdev);
  320. int rv515_mc_init(struct radeon_device *rdev);
  321. void rv515_mc_fini(struct radeon_device *rdev);
  322. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  323. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  324. void rv515_ring_start(struct radeon_device *rdev);
  325. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  326. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  327. static struct radeon_asic rv515_asic = {
  328. .init = &rv515_init,
  329. .errata = &rv515_errata,
  330. .vram_info = &rv515_vram_info,
  331. .gpu_reset = &rv515_gpu_reset,
  332. .mc_init = &rv515_mc_init,
  333. .mc_fini = &rv515_mc_fini,
  334. .wb_init = &r100_wb_init,
  335. .wb_fini = &r100_wb_fini,
  336. .gart_enable = &r300_gart_enable,
  337. .gart_disable = &rv370_pcie_gart_disable,
  338. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  339. .gart_set_page = &rv370_pcie_gart_set_page,
  340. .cp_init = &r100_cp_init,
  341. .cp_fini = &r100_cp_fini,
  342. .cp_disable = &r100_cp_disable,
  343. .ring_start = &rv515_ring_start,
  344. .irq_set = &r100_irq_set,
  345. .irq_process = &r100_irq_process,
  346. .fence_ring_emit = &r300_fence_ring_emit,
  347. .cs_parse = &r300_cs_parse,
  348. .copy_blit = &r100_copy_blit,
  349. .copy_dma = &r300_copy_dma,
  350. .copy = &r100_copy_blit,
  351. .set_engine_clock = &radeon_atom_set_engine_clock,
  352. .set_memory_clock = &radeon_atom_set_memory_clock,
  353. .set_pcie_lanes = &rv370_set_pcie_lanes,
  354. .set_clock_gating = &radeon_atom_set_clock_gating,
  355. };
  356. /*
  357. * r520,rv530,rv560,rv570,r580
  358. */
  359. void r520_errata(struct radeon_device *rdev);
  360. void r520_vram_info(struct radeon_device *rdev);
  361. int r520_mc_init(struct radeon_device *rdev);
  362. void r520_mc_fini(struct radeon_device *rdev);
  363. static struct radeon_asic r520_asic = {
  364. .init = &rv515_init,
  365. .errata = &r520_errata,
  366. .vram_info = &r520_vram_info,
  367. .gpu_reset = &rv515_gpu_reset,
  368. .mc_init = &r520_mc_init,
  369. .mc_fini = &r520_mc_fini,
  370. .wb_init = &r100_wb_init,
  371. .wb_fini = &r100_wb_fini,
  372. .gart_enable = &r300_gart_enable,
  373. .gart_disable = &rv370_pcie_gart_disable,
  374. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  375. .gart_set_page = &rv370_pcie_gart_set_page,
  376. .cp_init = &r100_cp_init,
  377. .cp_fini = &r100_cp_fini,
  378. .cp_disable = &r100_cp_disable,
  379. .ring_start = &rv515_ring_start,
  380. .irq_set = &r100_irq_set,
  381. .irq_process = &r100_irq_process,
  382. .fence_ring_emit = &r300_fence_ring_emit,
  383. .cs_parse = &r300_cs_parse,
  384. .copy_blit = &r100_copy_blit,
  385. .copy_dma = &r300_copy_dma,
  386. .copy = &r100_copy_blit,
  387. .set_engine_clock = &radeon_atom_set_engine_clock,
  388. .set_memory_clock = &radeon_atom_set_memory_clock,
  389. .set_pcie_lanes = &rv370_set_pcie_lanes,
  390. .set_clock_gating = &radeon_atom_set_clock_gating,
  391. };
  392. /*
  393. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rv770,rv730,rv710
  394. */
  395. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  396. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  397. #endif