r600_cp.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285
  1. /*
  2. * Copyright 2008-2009 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Dave Airlie <airlied@redhat.com>
  26. * Alex Deucher <alexander.deucher@amd.com>
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_drv.h"
  32. #include "r600_microcode.h"
  33. # define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
  34. # define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
  35. #define R600_PTE_VALID (1 << 0)
  36. #define R600_PTE_SYSTEM (1 << 1)
  37. #define R600_PTE_SNOOPED (1 << 2)
  38. #define R600_PTE_READABLE (1 << 5)
  39. #define R600_PTE_WRITEABLE (1 << 6)
  40. /* MAX values used for gfx init */
  41. #define R6XX_MAX_SH_GPRS 256
  42. #define R6XX_MAX_TEMP_GPRS 16
  43. #define R6XX_MAX_SH_THREADS 256
  44. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  45. #define R6XX_MAX_BACKENDS 8
  46. #define R6XX_MAX_BACKENDS_MASK 0xff
  47. #define R6XX_MAX_SIMDS 8
  48. #define R6XX_MAX_SIMDS_MASK 0xff
  49. #define R6XX_MAX_PIPES 8
  50. #define R6XX_MAX_PIPES_MASK 0xff
  51. #define R7XX_MAX_SH_GPRS 256
  52. #define R7XX_MAX_TEMP_GPRS 16
  53. #define R7XX_MAX_SH_THREADS 256
  54. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  55. #define R7XX_MAX_BACKENDS 8
  56. #define R7XX_MAX_BACKENDS_MASK 0xff
  57. #define R7XX_MAX_SIMDS 16
  58. #define R7XX_MAX_SIMDS_MASK 0xffff
  59. #define R7XX_MAX_PIPES 8
  60. #define R7XX_MAX_PIPES_MASK 0xff
  61. static int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
  62. {
  63. int i;
  64. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  65. for (i = 0; i < dev_priv->usec_timeout; i++) {
  66. int slots;
  67. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  68. slots = (RADEON_READ(R600_GRBM_STATUS)
  69. & R700_CMDFIFO_AVAIL_MASK);
  70. else
  71. slots = (RADEON_READ(R600_GRBM_STATUS)
  72. & R600_CMDFIFO_AVAIL_MASK);
  73. if (slots >= entries)
  74. return 0;
  75. DRM_UDELAY(1);
  76. }
  77. DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
  78. RADEON_READ(R600_GRBM_STATUS),
  79. RADEON_READ(R600_GRBM_STATUS2));
  80. return -EBUSY;
  81. }
  82. static int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
  83. {
  84. int i, ret;
  85. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  86. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  87. ret = r600_do_wait_for_fifo(dev_priv, 8);
  88. else
  89. ret = r600_do_wait_for_fifo(dev_priv, 16);
  90. if (ret)
  91. return ret;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
  94. return 0;
  95. DRM_UDELAY(1);
  96. }
  97. DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
  98. RADEON_READ(R600_GRBM_STATUS),
  99. RADEON_READ(R600_GRBM_STATUS2));
  100. return -EBUSY;
  101. }
  102. void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
  103. {
  104. struct drm_sg_mem *entry = dev->sg;
  105. int max_pages;
  106. int pages;
  107. int i;
  108. if (!entry)
  109. return;
  110. if (gart_info->bus_addr) {
  111. max_pages = (gart_info->table_size / sizeof(u64));
  112. pages = (entry->pages <= max_pages)
  113. ? entry->pages : max_pages;
  114. for (i = 0; i < pages; i++) {
  115. if (!entry->busaddr[i])
  116. break;
  117. pci_unmap_page(dev->pdev, entry->busaddr[i],
  118. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  119. }
  120. if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
  121. gart_info->bus_addr = 0;
  122. }
  123. }
  124. /* R600 has page table setup */
  125. int r600_page_table_init(struct drm_device *dev)
  126. {
  127. drm_radeon_private_t *dev_priv = dev->dev_private;
  128. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  129. struct drm_local_map *map = &gart_info->mapping;
  130. struct drm_sg_mem *entry = dev->sg;
  131. int ret = 0;
  132. int i, j;
  133. int pages;
  134. u64 page_base;
  135. dma_addr_t entry_addr;
  136. int max_ati_pages, max_real_pages, gart_idx;
  137. /* okay page table is available - lets rock */
  138. max_ati_pages = (gart_info->table_size / sizeof(u64));
  139. max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
  140. pages = (entry->pages <= max_real_pages) ?
  141. entry->pages : max_real_pages;
  142. memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u64));
  143. gart_idx = 0;
  144. for (i = 0; i < pages; i++) {
  145. entry->busaddr[i] = pci_map_page(dev->pdev,
  146. entry->pagelist[i], 0,
  147. PAGE_SIZE,
  148. PCI_DMA_BIDIRECTIONAL);
  149. if (entry->busaddr[i] == 0) {
  150. DRM_ERROR("unable to map PCIGART pages!\n");
  151. r600_page_table_cleanup(dev, gart_info);
  152. goto done;
  153. }
  154. entry_addr = entry->busaddr[i];
  155. for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
  156. page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
  157. page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  158. page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  159. DRM_WRITE64(map, gart_idx * sizeof(u64), page_base);
  160. gart_idx++;
  161. if ((i % 128) == 0)
  162. DRM_DEBUG("page entry %d: 0x%016llx\n",
  163. i, (unsigned long long)page_base);
  164. entry_addr += ATI_PCIGART_PAGE_SIZE;
  165. }
  166. }
  167. ret = 1;
  168. done:
  169. return ret;
  170. }
  171. static void r600_vm_flush_gart_range(struct drm_device *dev)
  172. {
  173. drm_radeon_private_t *dev_priv = dev->dev_private;
  174. u32 resp, countdown = 1000;
  175. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  176. RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  177. RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
  178. do {
  179. resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
  180. countdown--;
  181. DRM_UDELAY(1);
  182. } while (((resp & 0xf0) == 0) && countdown);
  183. }
  184. static void r600_vm_init(struct drm_device *dev)
  185. {
  186. drm_radeon_private_t *dev_priv = dev->dev_private;
  187. /* initialise the VM to use the page table we constructed up there */
  188. u32 vm_c0, i;
  189. u32 mc_rd_a;
  190. u32 vm_l2_cntl, vm_l2_cntl3;
  191. /* okay set up the PCIE aperture type thingo */
  192. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  193. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  194. RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  195. /* setup MC RD a */
  196. mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
  197. R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
  198. R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
  199. RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
  200. RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
  201. RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
  202. RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
  203. RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
  204. RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
  205. RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
  206. RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
  207. RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
  208. RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
  209. RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
  210. RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
  211. RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
  212. RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
  213. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  214. vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
  215. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  216. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  217. vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
  218. R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
  219. R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
  220. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  221. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  222. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  223. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  224. /* disable all other contexts */
  225. for (i = 1; i < 8; i++)
  226. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  227. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  228. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  229. RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  230. r600_vm_flush_gart_range(dev);
  231. }
  232. /* load r600 microcode */
  233. static void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
  234. {
  235. int i;
  236. r600_do_cp_stop(dev_priv);
  237. RADEON_WRITE(R600_CP_RB_CNTL,
  238. R600_RB_NO_UPDATE |
  239. R600_RB_BLKSZ(15) |
  240. R600_RB_BUFSZ(3));
  241. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  242. RADEON_READ(R600_GRBM_SOFT_RESET);
  243. DRM_UDELAY(15000);
  244. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  245. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  246. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600)) {
  247. DRM_INFO("Loading R600 CP Microcode\n");
  248. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  249. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  250. R600_cp_microcode[i][0]);
  251. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  252. R600_cp_microcode[i][1]);
  253. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  254. R600_cp_microcode[i][2]);
  255. }
  256. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  257. DRM_INFO("Loading R600 PFP Microcode\n");
  258. for (i = 0; i < PFP_UCODE_SIZE; i++)
  259. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, R600_pfp_microcode[i]);
  260. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610)) {
  261. DRM_INFO("Loading RV610 CP Microcode\n");
  262. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  263. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  264. RV610_cp_microcode[i][0]);
  265. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  266. RV610_cp_microcode[i][1]);
  267. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  268. RV610_cp_microcode[i][2]);
  269. }
  270. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  271. DRM_INFO("Loading RV610 PFP Microcode\n");
  272. for (i = 0; i < PFP_UCODE_SIZE; i++)
  273. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV610_pfp_microcode[i]);
  274. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  275. DRM_INFO("Loading RV630 CP Microcode\n");
  276. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  277. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  278. RV630_cp_microcode[i][0]);
  279. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  280. RV630_cp_microcode[i][1]);
  281. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  282. RV630_cp_microcode[i][2]);
  283. }
  284. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  285. DRM_INFO("Loading RV630 PFP Microcode\n");
  286. for (i = 0; i < PFP_UCODE_SIZE; i++)
  287. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV630_pfp_microcode[i]);
  288. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620)) {
  289. DRM_INFO("Loading RV620 CP Microcode\n");
  290. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  291. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  292. RV620_cp_microcode[i][0]);
  293. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  294. RV620_cp_microcode[i][1]);
  295. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  296. RV620_cp_microcode[i][2]);
  297. }
  298. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  299. DRM_INFO("Loading RV620 PFP Microcode\n");
  300. for (i = 0; i < PFP_UCODE_SIZE; i++)
  301. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV620_pfp_microcode[i]);
  302. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  303. DRM_INFO("Loading RV635 CP Microcode\n");
  304. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  305. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  306. RV635_cp_microcode[i][0]);
  307. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  308. RV635_cp_microcode[i][1]);
  309. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  310. RV635_cp_microcode[i][2]);
  311. }
  312. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  313. DRM_INFO("Loading RV635 PFP Microcode\n");
  314. for (i = 0; i < PFP_UCODE_SIZE; i++)
  315. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV635_pfp_microcode[i]);
  316. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)) {
  317. DRM_INFO("Loading RV670 CP Microcode\n");
  318. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  319. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  320. RV670_cp_microcode[i][0]);
  321. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  322. RV670_cp_microcode[i][1]);
  323. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  324. RV670_cp_microcode[i][2]);
  325. }
  326. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  327. DRM_INFO("Loading RV670 PFP Microcode\n");
  328. for (i = 0; i < PFP_UCODE_SIZE; i++)
  329. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV670_pfp_microcode[i]);
  330. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  331. DRM_INFO("Loading RS780 CP Microcode\n");
  332. for (i = 0; i < PM4_UCODE_SIZE; i++) {
  333. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  334. RS780_cp_microcode[i][0]);
  335. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  336. RS780_cp_microcode[i][1]);
  337. RADEON_WRITE(R600_CP_ME_RAM_DATA,
  338. RS780_cp_microcode[i][2]);
  339. }
  340. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  341. DRM_INFO("Loading RS780 PFP Microcode\n");
  342. for (i = 0; i < PFP_UCODE_SIZE; i++)
  343. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RS780_pfp_microcode[i]);
  344. }
  345. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  346. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  347. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  348. }
  349. static void r700_vm_init(struct drm_device *dev)
  350. {
  351. drm_radeon_private_t *dev_priv = dev->dev_private;
  352. /* initialise the VM to use the page table we constructed up there */
  353. u32 vm_c0, i;
  354. u32 mc_vm_md_l1;
  355. u32 vm_l2_cntl, vm_l2_cntl3;
  356. /* okay set up the PCIE aperture type thingo */
  357. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
  358. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  359. RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  360. mc_vm_md_l1 = R700_ENABLE_L1_TLB |
  361. R700_ENABLE_L1_FRAGMENT_PROCESSING |
  362. R700_SYSTEM_ACCESS_MODE_IN_SYS |
  363. R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  364. R700_EFFECTIVE_L1_TLB_SIZE(5) |
  365. R700_EFFECTIVE_L1_QUEUE_SIZE(5);
  366. RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
  367. RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
  368. RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
  369. RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
  370. RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
  371. RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
  372. RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
  373. vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
  374. vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
  375. RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
  376. RADEON_WRITE(R600_VM_L2_CNTL2, 0);
  377. vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
  378. RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
  379. vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
  380. RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
  381. vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
  382. /* disable all other contexts */
  383. for (i = 1; i < 8; i++)
  384. RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
  385. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
  386. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
  387. RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
  388. r600_vm_flush_gart_range(dev);
  389. }
  390. /* load r600 microcode */
  391. static void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
  392. {
  393. int i;
  394. r600_do_cp_stop(dev_priv);
  395. RADEON_WRITE(R600_CP_RB_CNTL,
  396. R600_RB_NO_UPDATE |
  397. (15 << 8) |
  398. (3 << 0));
  399. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  400. RADEON_READ(R600_GRBM_SOFT_RESET);
  401. DRM_UDELAY(15000);
  402. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  403. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)) {
  404. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  405. DRM_INFO("Loading RV770/RV790 PFP Microcode\n");
  406. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  407. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV770_pfp_microcode[i]);
  408. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  409. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  410. DRM_INFO("Loading RV770/RV790 CP Microcode\n");
  411. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  412. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV770_cp_microcode[i]);
  413. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  414. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV730) ||
  415. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV740)) {
  416. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  417. DRM_INFO("Loading RV730/RV740 PFP Microcode\n");
  418. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  419. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV730_pfp_microcode[i]);
  420. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  421. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  422. DRM_INFO("Loading RV730/RV740 CP Microcode\n");
  423. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  424. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV730_cp_microcode[i]);
  425. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  426. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)) {
  427. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  428. DRM_INFO("Loading RV710 PFP Microcode\n");
  429. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  430. RADEON_WRITE(R600_CP_PFP_UCODE_DATA, RV710_pfp_microcode[i]);
  431. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  432. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  433. DRM_INFO("Loading RV710 CP Microcode\n");
  434. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  435. RADEON_WRITE(R600_CP_ME_RAM_DATA, RV710_cp_microcode[i]);
  436. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  437. }
  438. RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
  439. RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
  440. RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
  441. }
  442. static void r600_test_writeback(drm_radeon_private_t *dev_priv)
  443. {
  444. u32 tmp;
  445. /* Start with assuming that writeback doesn't work */
  446. dev_priv->writeback_works = 0;
  447. /* Writeback doesn't seem to work everywhere, test it here and possibly
  448. * enable it if it appears to work
  449. */
  450. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  451. RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
  452. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  453. u32 val;
  454. val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
  455. if (val == 0xdeadbeef)
  456. break;
  457. DRM_UDELAY(1);
  458. }
  459. if (tmp < dev_priv->usec_timeout) {
  460. dev_priv->writeback_works = 1;
  461. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  462. } else {
  463. dev_priv->writeback_works = 0;
  464. DRM_INFO("writeback test failed\n");
  465. }
  466. if (radeon_no_wb == 1) {
  467. dev_priv->writeback_works = 0;
  468. DRM_INFO("writeback forced off\n");
  469. }
  470. if (!dev_priv->writeback_works) {
  471. /* Disable writeback to avoid unnecessary bus master transfer */
  472. RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
  473. RADEON_RB_NO_UPDATE);
  474. RADEON_WRITE(R600_SCRATCH_UMSK, 0);
  475. }
  476. }
  477. int r600_do_engine_reset(struct drm_device *dev)
  478. {
  479. drm_radeon_private_t *dev_priv = dev->dev_private;
  480. u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
  481. DRM_INFO("Resetting GPU\n");
  482. cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
  483. cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
  484. RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
  485. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
  486. RADEON_READ(R600_GRBM_SOFT_RESET);
  487. DRM_UDELAY(50);
  488. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  489. RADEON_READ(R600_GRBM_SOFT_RESET);
  490. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  491. cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
  492. RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
  493. RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
  494. RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
  495. RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
  496. RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
  497. /* Reset the CP ring */
  498. r600_do_cp_reset(dev_priv);
  499. /* The CP is no longer running after an engine reset */
  500. dev_priv->cp_running = 0;
  501. /* Reset any pending vertex, indirect buffers */
  502. radeon_freelist_reset(dev);
  503. return 0;
  504. }
  505. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  506. u32 num_backends,
  507. u32 backend_disable_mask)
  508. {
  509. u32 backend_map = 0;
  510. u32 enabled_backends_mask;
  511. u32 enabled_backends_count;
  512. u32 cur_pipe;
  513. u32 swizzle_pipe[R6XX_MAX_PIPES];
  514. u32 cur_backend;
  515. u32 i;
  516. if (num_tile_pipes > R6XX_MAX_PIPES)
  517. num_tile_pipes = R6XX_MAX_PIPES;
  518. if (num_tile_pipes < 1)
  519. num_tile_pipes = 1;
  520. if (num_backends > R6XX_MAX_BACKENDS)
  521. num_backends = R6XX_MAX_BACKENDS;
  522. if (num_backends < 1)
  523. num_backends = 1;
  524. enabled_backends_mask = 0;
  525. enabled_backends_count = 0;
  526. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  527. if (((backend_disable_mask >> i) & 1) == 0) {
  528. enabled_backends_mask |= (1 << i);
  529. ++enabled_backends_count;
  530. }
  531. if (enabled_backends_count == num_backends)
  532. break;
  533. }
  534. if (enabled_backends_count == 0) {
  535. enabled_backends_mask = 1;
  536. enabled_backends_count = 1;
  537. }
  538. if (enabled_backends_count != num_backends)
  539. num_backends = enabled_backends_count;
  540. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  541. switch (num_tile_pipes) {
  542. case 1:
  543. swizzle_pipe[0] = 0;
  544. break;
  545. case 2:
  546. swizzle_pipe[0] = 0;
  547. swizzle_pipe[1] = 1;
  548. break;
  549. case 3:
  550. swizzle_pipe[0] = 0;
  551. swizzle_pipe[1] = 1;
  552. swizzle_pipe[2] = 2;
  553. break;
  554. case 4:
  555. swizzle_pipe[0] = 0;
  556. swizzle_pipe[1] = 1;
  557. swizzle_pipe[2] = 2;
  558. swizzle_pipe[3] = 3;
  559. break;
  560. case 5:
  561. swizzle_pipe[0] = 0;
  562. swizzle_pipe[1] = 1;
  563. swizzle_pipe[2] = 2;
  564. swizzle_pipe[3] = 3;
  565. swizzle_pipe[4] = 4;
  566. break;
  567. case 6:
  568. swizzle_pipe[0] = 0;
  569. swizzle_pipe[1] = 2;
  570. swizzle_pipe[2] = 4;
  571. swizzle_pipe[3] = 5;
  572. swizzle_pipe[4] = 1;
  573. swizzle_pipe[5] = 3;
  574. break;
  575. case 7:
  576. swizzle_pipe[0] = 0;
  577. swizzle_pipe[1] = 2;
  578. swizzle_pipe[2] = 4;
  579. swizzle_pipe[3] = 6;
  580. swizzle_pipe[4] = 1;
  581. swizzle_pipe[5] = 3;
  582. swizzle_pipe[6] = 5;
  583. break;
  584. case 8:
  585. swizzle_pipe[0] = 0;
  586. swizzle_pipe[1] = 2;
  587. swizzle_pipe[2] = 4;
  588. swizzle_pipe[3] = 6;
  589. swizzle_pipe[4] = 1;
  590. swizzle_pipe[5] = 3;
  591. swizzle_pipe[6] = 5;
  592. swizzle_pipe[7] = 7;
  593. break;
  594. }
  595. cur_backend = 0;
  596. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  597. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  598. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  599. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  600. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  601. }
  602. return backend_map;
  603. }
  604. static int r600_count_pipe_bits(uint32_t val)
  605. {
  606. int i, ret = 0;
  607. for (i = 0; i < 32; i++) {
  608. ret += val & 1;
  609. val >>= 1;
  610. }
  611. return ret;
  612. }
  613. static void r600_gfx_init(struct drm_device *dev,
  614. drm_radeon_private_t *dev_priv)
  615. {
  616. int i, j, num_qd_pipes;
  617. u32 sx_debug_1;
  618. u32 tc_cntl;
  619. u32 arb_pop;
  620. u32 num_gs_verts_per_thread;
  621. u32 vgt_gs_per_es;
  622. u32 gs_prim_buffer_depth = 0;
  623. u32 sq_ms_fifo_sizes;
  624. u32 sq_config;
  625. u32 sq_gpr_resource_mgmt_1 = 0;
  626. u32 sq_gpr_resource_mgmt_2 = 0;
  627. u32 sq_thread_resource_mgmt = 0;
  628. u32 sq_stack_resource_mgmt_1 = 0;
  629. u32 sq_stack_resource_mgmt_2 = 0;
  630. u32 hdp_host_path_cntl;
  631. u32 backend_map;
  632. u32 gb_tiling_config = 0;
  633. u32 cc_rb_backend_disable = 0;
  634. u32 cc_gc_shader_pipe_config = 0;
  635. u32 ramcfg;
  636. /* setup chip specs */
  637. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  638. case CHIP_R600:
  639. dev_priv->r600_max_pipes = 4;
  640. dev_priv->r600_max_tile_pipes = 8;
  641. dev_priv->r600_max_simds = 4;
  642. dev_priv->r600_max_backends = 4;
  643. dev_priv->r600_max_gprs = 256;
  644. dev_priv->r600_max_threads = 192;
  645. dev_priv->r600_max_stack_entries = 256;
  646. dev_priv->r600_max_hw_contexts = 8;
  647. dev_priv->r600_max_gs_threads = 16;
  648. dev_priv->r600_sx_max_export_size = 128;
  649. dev_priv->r600_sx_max_export_pos_size = 16;
  650. dev_priv->r600_sx_max_export_smx_size = 128;
  651. dev_priv->r600_sq_num_cf_insts = 2;
  652. break;
  653. case CHIP_RV630:
  654. case CHIP_RV635:
  655. dev_priv->r600_max_pipes = 2;
  656. dev_priv->r600_max_tile_pipes = 2;
  657. dev_priv->r600_max_simds = 3;
  658. dev_priv->r600_max_backends = 1;
  659. dev_priv->r600_max_gprs = 128;
  660. dev_priv->r600_max_threads = 192;
  661. dev_priv->r600_max_stack_entries = 128;
  662. dev_priv->r600_max_hw_contexts = 8;
  663. dev_priv->r600_max_gs_threads = 4;
  664. dev_priv->r600_sx_max_export_size = 128;
  665. dev_priv->r600_sx_max_export_pos_size = 16;
  666. dev_priv->r600_sx_max_export_smx_size = 128;
  667. dev_priv->r600_sq_num_cf_insts = 2;
  668. break;
  669. case CHIP_RV610:
  670. case CHIP_RS780:
  671. case CHIP_RV620:
  672. dev_priv->r600_max_pipes = 1;
  673. dev_priv->r600_max_tile_pipes = 1;
  674. dev_priv->r600_max_simds = 2;
  675. dev_priv->r600_max_backends = 1;
  676. dev_priv->r600_max_gprs = 128;
  677. dev_priv->r600_max_threads = 192;
  678. dev_priv->r600_max_stack_entries = 128;
  679. dev_priv->r600_max_hw_contexts = 4;
  680. dev_priv->r600_max_gs_threads = 4;
  681. dev_priv->r600_sx_max_export_size = 128;
  682. dev_priv->r600_sx_max_export_pos_size = 16;
  683. dev_priv->r600_sx_max_export_smx_size = 128;
  684. dev_priv->r600_sq_num_cf_insts = 1;
  685. break;
  686. case CHIP_RV670:
  687. dev_priv->r600_max_pipes = 4;
  688. dev_priv->r600_max_tile_pipes = 4;
  689. dev_priv->r600_max_simds = 4;
  690. dev_priv->r600_max_backends = 4;
  691. dev_priv->r600_max_gprs = 192;
  692. dev_priv->r600_max_threads = 192;
  693. dev_priv->r600_max_stack_entries = 256;
  694. dev_priv->r600_max_hw_contexts = 8;
  695. dev_priv->r600_max_gs_threads = 16;
  696. dev_priv->r600_sx_max_export_size = 128;
  697. dev_priv->r600_sx_max_export_pos_size = 16;
  698. dev_priv->r600_sx_max_export_smx_size = 128;
  699. dev_priv->r600_sq_num_cf_insts = 2;
  700. break;
  701. default:
  702. break;
  703. }
  704. /* Initialize HDP */
  705. j = 0;
  706. for (i = 0; i < 32; i++) {
  707. RADEON_WRITE((0x2c14 + j), 0x00000000);
  708. RADEON_WRITE((0x2c18 + j), 0x00000000);
  709. RADEON_WRITE((0x2c1c + j), 0x00000000);
  710. RADEON_WRITE((0x2c20 + j), 0x00000000);
  711. RADEON_WRITE((0x2c24 + j), 0x00000000);
  712. j += 0x18;
  713. }
  714. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  715. /* setup tiling, simd, pipe config */
  716. ramcfg = RADEON_READ(R600_RAMCFG);
  717. switch (dev_priv->r600_max_tile_pipes) {
  718. case 1:
  719. gb_tiling_config |= R600_PIPE_TILING(0);
  720. break;
  721. case 2:
  722. gb_tiling_config |= R600_PIPE_TILING(1);
  723. break;
  724. case 4:
  725. gb_tiling_config |= R600_PIPE_TILING(2);
  726. break;
  727. case 8:
  728. gb_tiling_config |= R600_PIPE_TILING(3);
  729. break;
  730. default:
  731. break;
  732. }
  733. gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
  734. gb_tiling_config |= R600_GROUP_SIZE(0);
  735. if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
  736. gb_tiling_config |= R600_ROW_TILING(3);
  737. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  738. } else {
  739. gb_tiling_config |=
  740. R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  741. gb_tiling_config |=
  742. R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
  743. }
  744. gb_tiling_config |= R600_BANK_SWAPS(1);
  745. backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  746. dev_priv->r600_max_backends,
  747. (0xff << dev_priv->r600_max_backends) & 0xff);
  748. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  749. cc_gc_shader_pipe_config =
  750. R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
  751. cc_gc_shader_pipe_config |=
  752. R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
  753. cc_rb_backend_disable =
  754. R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
  755. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  756. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  757. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  758. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  759. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  760. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  761. num_qd_pipes =
  762. R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  763. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  764. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  765. /* set HW defaults for 3D engine */
  766. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  767. R600_ROQ_IB2_START(0x2b)));
  768. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
  769. R600_ROQ_END(0x40)));
  770. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  771. R600_SYNC_GRADIENT |
  772. R600_SYNC_WALKER |
  773. R600_SYNC_ALIGNER));
  774. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
  775. RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
  776. sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
  777. sx_debug_1 |= R600_SMX_EVENT_RELEASE;
  778. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
  779. sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
  780. RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
  781. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  782. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  783. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  784. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  785. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  786. RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  787. else
  788. RADEON_WRITE(R600_DB_DEBUG, 0);
  789. RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
  790. R600_DEPTH_FLUSH(16) |
  791. R600_DEPTH_PENDING_FREE(4) |
  792. R600_DEPTH_CACHELINE_FREE(16)));
  793. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  794. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
  795. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  796. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
  797. sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
  798. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  799. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  800. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  801. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
  802. R600_FETCH_FIFO_HIWATER(0xa) |
  803. R600_DONE_FIFO_HIWATER(0xe0) |
  804. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  805. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
  806. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
  807. sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
  808. sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
  809. }
  810. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  811. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  812. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  813. */
  814. sq_config = RADEON_READ(R600_SQ_CONFIG);
  815. sq_config &= ~(R600_PS_PRIO(3) |
  816. R600_VS_PRIO(3) |
  817. R600_GS_PRIO(3) |
  818. R600_ES_PRIO(3));
  819. sq_config |= (R600_DX9_CONSTS |
  820. R600_VC_ENABLE |
  821. R600_PS_PRIO(0) |
  822. R600_VS_PRIO(1) |
  823. R600_GS_PRIO(2) |
  824. R600_ES_PRIO(3));
  825. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
  826. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
  827. R600_NUM_VS_GPRS(124) |
  828. R600_NUM_CLAUSE_TEMP_GPRS(4));
  829. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
  830. R600_NUM_ES_GPRS(0));
  831. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
  832. R600_NUM_VS_THREADS(48) |
  833. R600_NUM_GS_THREADS(4) |
  834. R600_NUM_ES_THREADS(4));
  835. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
  836. R600_NUM_VS_STACK_ENTRIES(128));
  837. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
  838. R600_NUM_ES_STACK_ENTRIES(0));
  839. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  840. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  841. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780)) {
  842. /* no vertex cache */
  843. sq_config &= ~R600_VC_ENABLE;
  844. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  845. R600_NUM_VS_GPRS(44) |
  846. R600_NUM_CLAUSE_TEMP_GPRS(2));
  847. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  848. R600_NUM_ES_GPRS(17));
  849. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  850. R600_NUM_VS_THREADS(78) |
  851. R600_NUM_GS_THREADS(4) |
  852. R600_NUM_ES_THREADS(31));
  853. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  854. R600_NUM_VS_STACK_ENTRIES(40));
  855. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  856. R600_NUM_ES_STACK_ENTRIES(16));
  857. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
  858. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
  859. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  860. R600_NUM_VS_GPRS(44) |
  861. R600_NUM_CLAUSE_TEMP_GPRS(2));
  862. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
  863. R600_NUM_ES_GPRS(18));
  864. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  865. R600_NUM_VS_THREADS(78) |
  866. R600_NUM_GS_THREADS(4) |
  867. R600_NUM_ES_THREADS(31));
  868. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
  869. R600_NUM_VS_STACK_ENTRIES(40));
  870. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
  871. R600_NUM_ES_STACK_ENTRIES(16));
  872. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
  873. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
  874. R600_NUM_VS_GPRS(44) |
  875. R600_NUM_CLAUSE_TEMP_GPRS(2));
  876. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
  877. R600_NUM_ES_GPRS(17));
  878. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
  879. R600_NUM_VS_THREADS(78) |
  880. R600_NUM_GS_THREADS(4) |
  881. R600_NUM_ES_THREADS(31));
  882. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
  883. R600_NUM_VS_STACK_ENTRIES(64));
  884. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
  885. R600_NUM_ES_STACK_ENTRIES(64));
  886. }
  887. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  888. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  889. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  890. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  891. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  892. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  893. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  894. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  895. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780))
  896. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
  897. else
  898. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
  899. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
  900. R600_S0_Y(0x4) |
  901. R600_S1_X(0x4) |
  902. R600_S1_Y(0xc)));
  903. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
  904. R600_S0_Y(0xe) |
  905. R600_S1_X(0x2) |
  906. R600_S1_Y(0x2) |
  907. R600_S2_X(0xa) |
  908. R600_S2_Y(0x6) |
  909. R600_S3_X(0x6) |
  910. R600_S3_Y(0xa)));
  911. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
  912. R600_S0_Y(0xb) |
  913. R600_S1_X(0x4) |
  914. R600_S1_Y(0xc) |
  915. R600_S2_X(0x1) |
  916. R600_S2_Y(0x6) |
  917. R600_S3_X(0xa) |
  918. R600_S3_Y(0xe)));
  919. RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
  920. R600_S4_Y(0x1) |
  921. R600_S5_X(0x0) |
  922. R600_S5_Y(0x0) |
  923. R600_S6_X(0xb) |
  924. R600_S6_Y(0x4) |
  925. R600_S7_X(0x7) |
  926. R600_S7_Y(0x8)));
  927. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  928. case CHIP_R600:
  929. case CHIP_RV630:
  930. case CHIP_RV635:
  931. gs_prim_buffer_depth = 0;
  932. break;
  933. case CHIP_RV610:
  934. case CHIP_RS780:
  935. case CHIP_RV620:
  936. gs_prim_buffer_depth = 32;
  937. break;
  938. case CHIP_RV670:
  939. gs_prim_buffer_depth = 128;
  940. break;
  941. default:
  942. break;
  943. }
  944. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  945. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  946. /* Max value for this is 256 */
  947. if (vgt_gs_per_es > 256)
  948. vgt_gs_per_es = 256;
  949. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  950. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  951. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  952. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  953. /* more default values. 2D/3D driver should adjust as needed */
  954. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  955. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  956. RADEON_WRITE(R600_SX_MISC, 0);
  957. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  958. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  959. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  960. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  961. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  962. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  963. /* clear render buffer base addresses */
  964. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  965. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  966. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  967. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  968. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  969. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  970. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  971. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  972. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  973. case CHIP_RV610:
  974. case CHIP_RS780:
  975. case CHIP_RV620:
  976. tc_cntl = R600_TC_L2_SIZE(8);
  977. break;
  978. case CHIP_RV630:
  979. case CHIP_RV635:
  980. tc_cntl = R600_TC_L2_SIZE(4);
  981. break;
  982. case CHIP_R600:
  983. tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
  984. break;
  985. default:
  986. tc_cntl = R600_TC_L2_SIZE(0);
  987. break;
  988. }
  989. RADEON_WRITE(R600_TC_CNTL, tc_cntl);
  990. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  991. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  992. arb_pop = RADEON_READ(R600_ARB_POP);
  993. arb_pop |= R600_ENABLE_TC128;
  994. RADEON_WRITE(R600_ARB_POP, arb_pop);
  995. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  996. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  997. R600_NUM_CLIP_SEQ(3)));
  998. RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
  999. }
  1000. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1001. u32 num_backends,
  1002. u32 backend_disable_mask)
  1003. {
  1004. u32 backend_map = 0;
  1005. u32 enabled_backends_mask;
  1006. u32 enabled_backends_count;
  1007. u32 cur_pipe;
  1008. u32 swizzle_pipe[R7XX_MAX_PIPES];
  1009. u32 cur_backend;
  1010. u32 i;
  1011. if (num_tile_pipes > R7XX_MAX_PIPES)
  1012. num_tile_pipes = R7XX_MAX_PIPES;
  1013. if (num_tile_pipes < 1)
  1014. num_tile_pipes = 1;
  1015. if (num_backends > R7XX_MAX_BACKENDS)
  1016. num_backends = R7XX_MAX_BACKENDS;
  1017. if (num_backends < 1)
  1018. num_backends = 1;
  1019. enabled_backends_mask = 0;
  1020. enabled_backends_count = 0;
  1021. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  1022. if (((backend_disable_mask >> i) & 1) == 0) {
  1023. enabled_backends_mask |= (1 << i);
  1024. ++enabled_backends_count;
  1025. }
  1026. if (enabled_backends_count == num_backends)
  1027. break;
  1028. }
  1029. if (enabled_backends_count == 0) {
  1030. enabled_backends_mask = 1;
  1031. enabled_backends_count = 1;
  1032. }
  1033. if (enabled_backends_count != num_backends)
  1034. num_backends = enabled_backends_count;
  1035. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  1036. switch (num_tile_pipes) {
  1037. case 1:
  1038. swizzle_pipe[0] = 0;
  1039. break;
  1040. case 2:
  1041. swizzle_pipe[0] = 0;
  1042. swizzle_pipe[1] = 1;
  1043. break;
  1044. case 3:
  1045. swizzle_pipe[0] = 0;
  1046. swizzle_pipe[1] = 2;
  1047. swizzle_pipe[2] = 1;
  1048. break;
  1049. case 4:
  1050. swizzle_pipe[0] = 0;
  1051. swizzle_pipe[1] = 2;
  1052. swizzle_pipe[2] = 3;
  1053. swizzle_pipe[3] = 1;
  1054. break;
  1055. case 5:
  1056. swizzle_pipe[0] = 0;
  1057. swizzle_pipe[1] = 2;
  1058. swizzle_pipe[2] = 4;
  1059. swizzle_pipe[3] = 1;
  1060. swizzle_pipe[4] = 3;
  1061. break;
  1062. case 6:
  1063. swizzle_pipe[0] = 0;
  1064. swizzle_pipe[1] = 2;
  1065. swizzle_pipe[2] = 4;
  1066. swizzle_pipe[3] = 5;
  1067. swizzle_pipe[4] = 3;
  1068. swizzle_pipe[5] = 1;
  1069. break;
  1070. case 7:
  1071. swizzle_pipe[0] = 0;
  1072. swizzle_pipe[1] = 2;
  1073. swizzle_pipe[2] = 4;
  1074. swizzle_pipe[3] = 6;
  1075. swizzle_pipe[4] = 3;
  1076. swizzle_pipe[5] = 1;
  1077. swizzle_pipe[6] = 5;
  1078. break;
  1079. case 8:
  1080. swizzle_pipe[0] = 0;
  1081. swizzle_pipe[1] = 2;
  1082. swizzle_pipe[2] = 4;
  1083. swizzle_pipe[3] = 6;
  1084. swizzle_pipe[4] = 3;
  1085. swizzle_pipe[5] = 1;
  1086. swizzle_pipe[6] = 7;
  1087. swizzle_pipe[7] = 5;
  1088. break;
  1089. }
  1090. cur_backend = 0;
  1091. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1092. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1093. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1094. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1095. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  1096. }
  1097. return backend_map;
  1098. }
  1099. static void r700_gfx_init(struct drm_device *dev,
  1100. drm_radeon_private_t *dev_priv)
  1101. {
  1102. int i, j, num_qd_pipes;
  1103. u32 sx_debug_1;
  1104. u32 smx_dc_ctl0;
  1105. u32 num_gs_verts_per_thread;
  1106. u32 vgt_gs_per_es;
  1107. u32 gs_prim_buffer_depth = 0;
  1108. u32 sq_ms_fifo_sizes;
  1109. u32 sq_config;
  1110. u32 sq_thread_resource_mgmt;
  1111. u32 hdp_host_path_cntl;
  1112. u32 sq_dyn_gpr_size_simd_ab_0;
  1113. u32 backend_map;
  1114. u32 gb_tiling_config = 0;
  1115. u32 cc_rb_backend_disable = 0;
  1116. u32 cc_gc_shader_pipe_config = 0;
  1117. u32 mc_arb_ramcfg;
  1118. u32 db_debug4;
  1119. /* setup chip specs */
  1120. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1121. case CHIP_RV770:
  1122. dev_priv->r600_max_pipes = 4;
  1123. dev_priv->r600_max_tile_pipes = 8;
  1124. dev_priv->r600_max_simds = 10;
  1125. dev_priv->r600_max_backends = 4;
  1126. dev_priv->r600_max_gprs = 256;
  1127. dev_priv->r600_max_threads = 248;
  1128. dev_priv->r600_max_stack_entries = 512;
  1129. dev_priv->r600_max_hw_contexts = 8;
  1130. dev_priv->r600_max_gs_threads = 16 * 2;
  1131. dev_priv->r600_sx_max_export_size = 128;
  1132. dev_priv->r600_sx_max_export_pos_size = 16;
  1133. dev_priv->r600_sx_max_export_smx_size = 112;
  1134. dev_priv->r600_sq_num_cf_insts = 2;
  1135. dev_priv->r700_sx_num_of_sets = 7;
  1136. dev_priv->r700_sc_prim_fifo_size = 0xF9;
  1137. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1138. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1139. break;
  1140. case CHIP_RV730:
  1141. dev_priv->r600_max_pipes = 2;
  1142. dev_priv->r600_max_tile_pipes = 4;
  1143. dev_priv->r600_max_simds = 8;
  1144. dev_priv->r600_max_backends = 2;
  1145. dev_priv->r600_max_gprs = 128;
  1146. dev_priv->r600_max_threads = 248;
  1147. dev_priv->r600_max_stack_entries = 256;
  1148. dev_priv->r600_max_hw_contexts = 8;
  1149. dev_priv->r600_max_gs_threads = 16 * 2;
  1150. dev_priv->r600_sx_max_export_size = 256;
  1151. dev_priv->r600_sx_max_export_pos_size = 32;
  1152. dev_priv->r600_sx_max_export_smx_size = 224;
  1153. dev_priv->r600_sq_num_cf_insts = 2;
  1154. dev_priv->r700_sx_num_of_sets = 7;
  1155. dev_priv->r700_sc_prim_fifo_size = 0xf9;
  1156. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1157. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1158. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1159. dev_priv->r600_sx_max_export_pos_size -= 16;
  1160. dev_priv->r600_sx_max_export_smx_size += 16;
  1161. }
  1162. break;
  1163. case CHIP_RV710:
  1164. dev_priv->r600_max_pipes = 2;
  1165. dev_priv->r600_max_tile_pipes = 2;
  1166. dev_priv->r600_max_simds = 2;
  1167. dev_priv->r600_max_backends = 1;
  1168. dev_priv->r600_max_gprs = 256;
  1169. dev_priv->r600_max_threads = 192;
  1170. dev_priv->r600_max_stack_entries = 256;
  1171. dev_priv->r600_max_hw_contexts = 4;
  1172. dev_priv->r600_max_gs_threads = 8 * 2;
  1173. dev_priv->r600_sx_max_export_size = 128;
  1174. dev_priv->r600_sx_max_export_pos_size = 16;
  1175. dev_priv->r600_sx_max_export_smx_size = 112;
  1176. dev_priv->r600_sq_num_cf_insts = 1;
  1177. dev_priv->r700_sx_num_of_sets = 7;
  1178. dev_priv->r700_sc_prim_fifo_size = 0x40;
  1179. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1180. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1181. break;
  1182. case CHIP_RV740:
  1183. dev_priv->r600_max_pipes = 4;
  1184. dev_priv->r600_max_tile_pipes = 4;
  1185. dev_priv->r600_max_simds = 8;
  1186. dev_priv->r600_max_backends = 4;
  1187. dev_priv->r600_max_gprs = 256;
  1188. dev_priv->r600_max_threads = 248;
  1189. dev_priv->r600_max_stack_entries = 512;
  1190. dev_priv->r600_max_hw_contexts = 8;
  1191. dev_priv->r600_max_gs_threads = 16 * 2;
  1192. dev_priv->r600_sx_max_export_size = 256;
  1193. dev_priv->r600_sx_max_export_pos_size = 32;
  1194. dev_priv->r600_sx_max_export_smx_size = 224;
  1195. dev_priv->r600_sq_num_cf_insts = 2;
  1196. dev_priv->r700_sx_num_of_sets = 7;
  1197. dev_priv->r700_sc_prim_fifo_size = 0x100;
  1198. dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
  1199. dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
  1200. if (dev_priv->r600_sx_max_export_pos_size > 16) {
  1201. dev_priv->r600_sx_max_export_pos_size -= 16;
  1202. dev_priv->r600_sx_max_export_smx_size += 16;
  1203. }
  1204. break;
  1205. default:
  1206. break;
  1207. }
  1208. /* Initialize HDP */
  1209. j = 0;
  1210. for (i = 0; i < 32; i++) {
  1211. RADEON_WRITE((0x2c14 + j), 0x00000000);
  1212. RADEON_WRITE((0x2c18 + j), 0x00000000);
  1213. RADEON_WRITE((0x2c1c + j), 0x00000000);
  1214. RADEON_WRITE((0x2c20 + j), 0x00000000);
  1215. RADEON_WRITE((0x2c24 + j), 0x00000000);
  1216. j += 0x18;
  1217. }
  1218. RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
  1219. /* setup tiling, simd, pipe config */
  1220. mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
  1221. switch (dev_priv->r600_max_tile_pipes) {
  1222. case 1:
  1223. gb_tiling_config |= R600_PIPE_TILING(0);
  1224. break;
  1225. case 2:
  1226. gb_tiling_config |= R600_PIPE_TILING(1);
  1227. break;
  1228. case 4:
  1229. gb_tiling_config |= R600_PIPE_TILING(2);
  1230. break;
  1231. case 8:
  1232. gb_tiling_config |= R600_PIPE_TILING(3);
  1233. break;
  1234. default:
  1235. break;
  1236. }
  1237. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1238. gb_tiling_config |= R600_BANK_TILING(1);
  1239. else
  1240. gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
  1241. gb_tiling_config |= R600_GROUP_SIZE(0);
  1242. if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
  1243. gb_tiling_config |= R600_ROW_TILING(3);
  1244. gb_tiling_config |= R600_SAMPLE_SPLIT(3);
  1245. } else {
  1246. gb_tiling_config |=
  1247. R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1248. gb_tiling_config |=
  1249. R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
  1250. }
  1251. gb_tiling_config |= R600_BANK_SWAPS(1);
  1252. backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
  1253. dev_priv->r600_max_backends,
  1254. (0xff << dev_priv->r600_max_backends) & 0xff);
  1255. gb_tiling_config |= R600_BACKEND_MAP(backend_map);
  1256. cc_gc_shader_pipe_config =
  1257. R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
  1258. cc_gc_shader_pipe_config |=
  1259. R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
  1260. cc_rb_backend_disable =
  1261. R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
  1262. RADEON_WRITE(R600_GB_TILING_CONFIG, gb_tiling_config);
  1263. RADEON_WRITE(R600_DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1264. RADEON_WRITE(R600_HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  1265. RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1266. RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1267. RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1268. RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1269. RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
  1270. RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
  1271. RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
  1272. RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
  1273. num_qd_pipes =
  1274. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
  1275. RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
  1276. RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
  1277. /* set HW defaults for 3D engine */
  1278. RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
  1279. R600_ROQ_IB2_START(0x2b)));
  1280. RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
  1281. RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
  1282. R600_SYNC_GRADIENT |
  1283. R600_SYNC_WALKER |
  1284. R600_SYNC_ALIGNER));
  1285. sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
  1286. sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
  1287. RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
  1288. smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
  1289. smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
  1290. smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
  1291. RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
  1292. RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
  1293. R700_GS_FLUSH_CTL(4) |
  1294. R700_ACK_FLUSH_CTL(3) |
  1295. R700_SYNC_FLUSH_CTL));
  1296. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
  1297. RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
  1298. else {
  1299. db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
  1300. db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
  1301. RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
  1302. }
  1303. RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
  1304. R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
  1305. R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
  1306. RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
  1307. R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
  1308. R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
  1309. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1310. RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
  1311. RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
  1312. RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
  1313. RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
  1314. sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
  1315. R600_DONE_FIFO_HIWATER(0xe0) |
  1316. R600_ALU_UPDATE_FIFO_HIWATER(0x8));
  1317. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1318. case CHIP_RV770:
  1319. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
  1320. break;
  1321. case CHIP_RV730:
  1322. case CHIP_RV710:
  1323. case CHIP_RV740:
  1324. default:
  1325. sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
  1326. break;
  1327. }
  1328. RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  1329. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1330. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1331. */
  1332. sq_config = RADEON_READ(R600_SQ_CONFIG);
  1333. sq_config &= ~(R600_PS_PRIO(3) |
  1334. R600_VS_PRIO(3) |
  1335. R600_GS_PRIO(3) |
  1336. R600_ES_PRIO(3));
  1337. sq_config |= (R600_DX9_CONSTS |
  1338. R600_VC_ENABLE |
  1339. R600_EXPORT_SRC_C |
  1340. R600_PS_PRIO(0) |
  1341. R600_VS_PRIO(1) |
  1342. R600_GS_PRIO(2) |
  1343. R600_ES_PRIO(3));
  1344. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1345. /* no vertex cache */
  1346. sq_config &= ~R600_VC_ENABLE;
  1347. RADEON_WRITE(R600_SQ_CONFIG, sq_config);
  1348. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1, (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1349. R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
  1350. R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
  1351. RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2, (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
  1352. R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
  1353. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
  1354. R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
  1355. R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
  1356. if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
  1357. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
  1358. else
  1359. sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
  1360. RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1361. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1362. R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1363. RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
  1364. R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
  1365. sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1366. R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
  1367. R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
  1368. R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
  1369. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  1370. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  1371. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  1372. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  1373. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  1374. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  1375. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  1376. RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  1377. RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
  1378. R700_FORCE_EOV_MAX_REZ_CNT(255)));
  1379. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
  1380. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
  1381. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1382. else
  1383. RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
  1384. R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
  1385. switch (dev_priv->flags & RADEON_FAMILY_MASK) {
  1386. case CHIP_RV770:
  1387. case CHIP_RV730:
  1388. case CHIP_RV740:
  1389. gs_prim_buffer_depth = 384;
  1390. break;
  1391. case CHIP_RV710:
  1392. gs_prim_buffer_depth = 128;
  1393. break;
  1394. default:
  1395. break;
  1396. }
  1397. num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
  1398. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  1399. /* Max value for this is 256 */
  1400. if (vgt_gs_per_es > 256)
  1401. vgt_gs_per_es = 256;
  1402. RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
  1403. RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
  1404. RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
  1405. /* more default values. 2D/3D driver should adjust as needed */
  1406. RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
  1407. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
  1408. RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
  1409. RADEON_WRITE(R600_SX_MISC, 0);
  1410. RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
  1411. RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
  1412. RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
  1413. RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
  1414. RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
  1415. RADEON_WRITE(R600_SPI_INPUT_Z, 0);
  1416. RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
  1417. RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
  1418. /* clear render buffer base addresses */
  1419. RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
  1420. RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
  1421. RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
  1422. RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
  1423. RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
  1424. RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
  1425. RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
  1426. RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
  1427. RADEON_WRITE(R700_TCP_CNTL, 0);
  1428. hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
  1429. RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1430. RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
  1431. RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
  1432. R600_NUM_CLIP_SEQ(3)));
  1433. }
  1434. static void r600_cp_init_ring_buffer(struct drm_device *dev,
  1435. drm_radeon_private_t *dev_priv,
  1436. struct drm_file *file_priv)
  1437. {
  1438. struct drm_radeon_master_private *master_priv;
  1439. u32 ring_start;
  1440. u64 rptr_addr;
  1441. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1442. r700_gfx_init(dev, dev_priv);
  1443. else
  1444. r600_gfx_init(dev, dev_priv);
  1445. RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
  1446. RADEON_READ(R600_GRBM_SOFT_RESET);
  1447. DRM_UDELAY(15000);
  1448. RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
  1449. /* Set ring buffer size */
  1450. #ifdef __BIG_ENDIAN
  1451. RADEON_WRITE(R600_CP_RB_CNTL,
  1452. RADEON_BUF_SWAP_32BIT |
  1453. RADEON_RB_NO_UPDATE |
  1454. (dev_priv->ring.rptr_update_l2qw << 8) |
  1455. dev_priv->ring.size_l2qw);
  1456. #else
  1457. RADEON_WRITE(R600_CP_RB_CNTL,
  1458. RADEON_RB_NO_UPDATE |
  1459. (dev_priv->ring.rptr_update_l2qw << 8) |
  1460. dev_priv->ring.size_l2qw);
  1461. #endif
  1462. RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
  1463. /* Set the write pointer delay */
  1464. RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
  1465. #ifdef __BIG_ENDIAN
  1466. RADEON_WRITE(R600_CP_RB_CNTL,
  1467. RADEON_BUF_SWAP_32BIT |
  1468. RADEON_RB_NO_UPDATE |
  1469. RADEON_RB_RPTR_WR_ENA |
  1470. (dev_priv->ring.rptr_update_l2qw << 8) |
  1471. dev_priv->ring.size_l2qw);
  1472. #else
  1473. RADEON_WRITE(R600_CP_RB_CNTL,
  1474. RADEON_RB_NO_UPDATE |
  1475. RADEON_RB_RPTR_WR_ENA |
  1476. (dev_priv->ring.rptr_update_l2qw << 8) |
  1477. dev_priv->ring.size_l2qw);
  1478. #endif
  1479. /* Initialize the ring buffer's read and write pointers */
  1480. RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
  1481. RADEON_WRITE(R600_CP_RB_WPTR, 0);
  1482. SET_RING_HEAD(dev_priv, 0);
  1483. dev_priv->ring.tail = 0;
  1484. #if __OS_HAS_AGP
  1485. if (dev_priv->flags & RADEON_IS_AGP) {
  1486. rptr_addr = dev_priv->ring_rptr->offset
  1487. - dev->agp->base +
  1488. dev_priv->gart_vm_start;
  1489. } else
  1490. #endif
  1491. {
  1492. rptr_addr = dev_priv->ring_rptr->offset
  1493. - ((unsigned long) dev->sg->virtual)
  1494. + dev_priv->gart_vm_start;
  1495. }
  1496. RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
  1497. rptr_addr & 0xffffffff);
  1498. RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI,
  1499. upper_32_bits(rptr_addr));
  1500. #ifdef __BIG_ENDIAN
  1501. RADEON_WRITE(R600_CP_RB_CNTL,
  1502. RADEON_BUF_SWAP_32BIT |
  1503. (dev_priv->ring.rptr_update_l2qw << 8) |
  1504. dev_priv->ring.size_l2qw);
  1505. #else
  1506. RADEON_WRITE(R600_CP_RB_CNTL,
  1507. (dev_priv->ring.rptr_update_l2qw << 8) |
  1508. dev_priv->ring.size_l2qw);
  1509. #endif
  1510. #if __OS_HAS_AGP
  1511. if (dev_priv->flags & RADEON_IS_AGP) {
  1512. /* XXX */
  1513. radeon_write_agp_base(dev_priv, dev->agp->base);
  1514. /* XXX */
  1515. radeon_write_agp_location(dev_priv,
  1516. (((dev_priv->gart_vm_start - 1 +
  1517. dev_priv->gart_size) & 0xffff0000) |
  1518. (dev_priv->gart_vm_start >> 16)));
  1519. ring_start = (dev_priv->cp_ring->offset
  1520. - dev->agp->base
  1521. + dev_priv->gart_vm_start);
  1522. } else
  1523. #endif
  1524. ring_start = (dev_priv->cp_ring->offset
  1525. - (unsigned long)dev->sg->virtual
  1526. + dev_priv->gart_vm_start);
  1527. RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
  1528. RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
  1529. RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
  1530. /* Initialize the scratch register pointer. This will cause
  1531. * the scratch register values to be written out to memory
  1532. * whenever they are updated.
  1533. *
  1534. * We simply put this behind the ring read pointer, this works
  1535. * with PCI GART as well as (whatever kind of) AGP GART
  1536. */
  1537. {
  1538. u64 scratch_addr;
  1539. scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR);
  1540. scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
  1541. scratch_addr += R600_SCRATCH_REG_OFFSET;
  1542. scratch_addr >>= 8;
  1543. scratch_addr &= 0xffffffff;
  1544. RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
  1545. }
  1546. RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
  1547. /* Turn on bus mastering */
  1548. radeon_enable_bm(dev_priv);
  1549. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
  1550. RADEON_WRITE(R600_LAST_FRAME_REG, 0);
  1551. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
  1552. RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
  1553. radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
  1554. RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
  1555. /* reset sarea copies of these */
  1556. master_priv = file_priv->master->driver_priv;
  1557. if (master_priv->sarea_priv) {
  1558. master_priv->sarea_priv->last_frame = 0;
  1559. master_priv->sarea_priv->last_dispatch = 0;
  1560. master_priv->sarea_priv->last_clear = 0;
  1561. }
  1562. r600_do_wait_for_idle(dev_priv);
  1563. }
  1564. int r600_do_cleanup_cp(struct drm_device *dev)
  1565. {
  1566. drm_radeon_private_t *dev_priv = dev->dev_private;
  1567. DRM_DEBUG("\n");
  1568. /* Make sure interrupts are disabled here because the uninstall ioctl
  1569. * may not have been called from userspace and after dev_private
  1570. * is freed, it's too late.
  1571. */
  1572. if (dev->irq_enabled)
  1573. drm_irq_uninstall(dev);
  1574. #if __OS_HAS_AGP
  1575. if (dev_priv->flags & RADEON_IS_AGP) {
  1576. if (dev_priv->cp_ring != NULL) {
  1577. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1578. dev_priv->cp_ring = NULL;
  1579. }
  1580. if (dev_priv->ring_rptr != NULL) {
  1581. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1582. dev_priv->ring_rptr = NULL;
  1583. }
  1584. if (dev->agp_buffer_map != NULL) {
  1585. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1586. dev->agp_buffer_map = NULL;
  1587. }
  1588. } else
  1589. #endif
  1590. {
  1591. if (dev_priv->gart_info.bus_addr)
  1592. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1593. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
  1594. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1595. dev_priv->gart_info.addr = NULL;
  1596. }
  1597. }
  1598. /* only clear to the start of flags */
  1599. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1600. return 0;
  1601. }
  1602. int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1603. struct drm_file *file_priv)
  1604. {
  1605. drm_radeon_private_t *dev_priv = dev->dev_private;
  1606. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1607. DRM_DEBUG("\n");
  1608. /* if we require new memory map but we don't have it fail */
  1609. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1610. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1611. r600_do_cleanup_cp(dev);
  1612. return -EINVAL;
  1613. }
  1614. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1615. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1616. dev_priv->flags &= ~RADEON_IS_AGP;
  1617. /* The writeback test succeeds, but when writeback is enabled,
  1618. * the ring buffer read ptr update fails after first 128 bytes.
  1619. */
  1620. radeon_no_wb = 1;
  1621. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1622. && !init->is_pci) {
  1623. DRM_DEBUG("Restoring AGP flag\n");
  1624. dev_priv->flags |= RADEON_IS_AGP;
  1625. }
  1626. dev_priv->usec_timeout = init->usec_timeout;
  1627. if (dev_priv->usec_timeout < 1 ||
  1628. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1629. DRM_DEBUG("TIMEOUT problem!\n");
  1630. r600_do_cleanup_cp(dev);
  1631. return -EINVAL;
  1632. }
  1633. /* Enable vblank on CRTC1 for older X servers
  1634. */
  1635. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1636. dev_priv->cp_mode = init->cp_mode;
  1637. /* We don't support anything other than bus-mastering ring mode,
  1638. * but the ring can be in either AGP or PCI space for the ring
  1639. * read pointer.
  1640. */
  1641. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1642. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1643. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1644. r600_do_cleanup_cp(dev);
  1645. return -EINVAL;
  1646. }
  1647. switch (init->fb_bpp) {
  1648. case 16:
  1649. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1650. break;
  1651. case 32:
  1652. default:
  1653. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1654. break;
  1655. }
  1656. dev_priv->front_offset = init->front_offset;
  1657. dev_priv->front_pitch = init->front_pitch;
  1658. dev_priv->back_offset = init->back_offset;
  1659. dev_priv->back_pitch = init->back_pitch;
  1660. dev_priv->ring_offset = init->ring_offset;
  1661. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1662. dev_priv->buffers_offset = init->buffers_offset;
  1663. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1664. master_priv->sarea = drm_getsarea(dev);
  1665. if (!master_priv->sarea) {
  1666. DRM_ERROR("could not find sarea!\n");
  1667. r600_do_cleanup_cp(dev);
  1668. return -EINVAL;
  1669. }
  1670. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1671. if (!dev_priv->cp_ring) {
  1672. DRM_ERROR("could not find cp ring region!\n");
  1673. r600_do_cleanup_cp(dev);
  1674. return -EINVAL;
  1675. }
  1676. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1677. if (!dev_priv->ring_rptr) {
  1678. DRM_ERROR("could not find ring read pointer!\n");
  1679. r600_do_cleanup_cp(dev);
  1680. return -EINVAL;
  1681. }
  1682. dev->agp_buffer_token = init->buffers_offset;
  1683. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1684. if (!dev->agp_buffer_map) {
  1685. DRM_ERROR("could not find dma buffer region!\n");
  1686. r600_do_cleanup_cp(dev);
  1687. return -EINVAL;
  1688. }
  1689. if (init->gart_textures_offset) {
  1690. dev_priv->gart_textures =
  1691. drm_core_findmap(dev, init->gart_textures_offset);
  1692. if (!dev_priv->gart_textures) {
  1693. DRM_ERROR("could not find GART texture region!\n");
  1694. r600_do_cleanup_cp(dev);
  1695. return -EINVAL;
  1696. }
  1697. }
  1698. #if __OS_HAS_AGP
  1699. /* XXX */
  1700. if (dev_priv->flags & RADEON_IS_AGP) {
  1701. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1702. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1703. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1704. if (!dev_priv->cp_ring->handle ||
  1705. !dev_priv->ring_rptr->handle ||
  1706. !dev->agp_buffer_map->handle) {
  1707. DRM_ERROR("could not find ioremap agp regions!\n");
  1708. r600_do_cleanup_cp(dev);
  1709. return -EINVAL;
  1710. }
  1711. } else
  1712. #endif
  1713. {
  1714. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  1715. dev_priv->ring_rptr->handle =
  1716. (void *)dev_priv->ring_rptr->offset;
  1717. dev->agp_buffer_map->handle =
  1718. (void *)dev->agp_buffer_map->offset;
  1719. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1720. dev_priv->cp_ring->handle);
  1721. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1722. dev_priv->ring_rptr->handle);
  1723. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1724. dev->agp_buffer_map->handle);
  1725. }
  1726. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
  1727. dev_priv->fb_size =
  1728. (((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
  1729. - dev_priv->fb_location;
  1730. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1731. ((dev_priv->front_offset
  1732. + dev_priv->fb_location) >> 10));
  1733. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1734. ((dev_priv->back_offset
  1735. + dev_priv->fb_location) >> 10));
  1736. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1737. ((dev_priv->depth_offset
  1738. + dev_priv->fb_location) >> 10));
  1739. dev_priv->gart_size = init->gart_size;
  1740. /* New let's set the memory map ... */
  1741. if (dev_priv->new_memmap) {
  1742. u32 base = 0;
  1743. DRM_INFO("Setting GART location based on new memory map\n");
  1744. /* If using AGP, try to locate the AGP aperture at the same
  1745. * location in the card and on the bus, though we have to
  1746. * align it down.
  1747. */
  1748. #if __OS_HAS_AGP
  1749. /* XXX */
  1750. if (dev_priv->flags & RADEON_IS_AGP) {
  1751. base = dev->agp->base;
  1752. /* Check if valid */
  1753. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1754. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1755. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1756. dev->agp->base);
  1757. base = 0;
  1758. }
  1759. }
  1760. #endif
  1761. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1762. if (base == 0) {
  1763. base = dev_priv->fb_location + dev_priv->fb_size;
  1764. if (base < dev_priv->fb_location ||
  1765. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1766. base = dev_priv->fb_location
  1767. - dev_priv->gart_size;
  1768. }
  1769. dev_priv->gart_vm_start = base & 0xffc00000u;
  1770. if (dev_priv->gart_vm_start != base)
  1771. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1772. base, dev_priv->gart_vm_start);
  1773. }
  1774. #if __OS_HAS_AGP
  1775. /* XXX */
  1776. if (dev_priv->flags & RADEON_IS_AGP)
  1777. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1778. - dev->agp->base
  1779. + dev_priv->gart_vm_start);
  1780. else
  1781. #endif
  1782. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1783. - (unsigned long)dev->sg->virtual
  1784. + dev_priv->gart_vm_start);
  1785. DRM_DEBUG("fb 0x%08x size %d\n",
  1786. (unsigned int) dev_priv->fb_location,
  1787. (unsigned int) dev_priv->fb_size);
  1788. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1789. DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
  1790. (unsigned int) dev_priv->gart_vm_start);
  1791. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
  1792. dev_priv->gart_buffers_offset);
  1793. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1794. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1795. + init->ring_size / sizeof(u32));
  1796. dev_priv->ring.size = init->ring_size;
  1797. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1798. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1799. dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
  1800. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1801. dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
  1802. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1803. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1804. #if __OS_HAS_AGP
  1805. if (dev_priv->flags & RADEON_IS_AGP) {
  1806. /* XXX turn off pcie gart */
  1807. } else
  1808. #endif
  1809. {
  1810. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1811. /* if we have an offset set from userspace */
  1812. if (!dev_priv->pcigart_offset_set) {
  1813. DRM_ERROR("Need gart offset from userspace\n");
  1814. r600_do_cleanup_cp(dev);
  1815. return -EINVAL;
  1816. }
  1817. DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
  1818. dev_priv->gart_info.bus_addr =
  1819. dev_priv->pcigart_offset + dev_priv->fb_location;
  1820. dev_priv->gart_info.mapping.offset =
  1821. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1822. dev_priv->gart_info.mapping.size =
  1823. dev_priv->gart_info.table_size;
  1824. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1825. if (!dev_priv->gart_info.mapping.handle) {
  1826. DRM_ERROR("ioremap failed.\n");
  1827. r600_do_cleanup_cp(dev);
  1828. return -EINVAL;
  1829. }
  1830. dev_priv->gart_info.addr =
  1831. dev_priv->gart_info.mapping.handle;
  1832. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1833. dev_priv->gart_info.addr,
  1834. dev_priv->pcigart_offset);
  1835. if (!r600_page_table_init(dev)) {
  1836. DRM_ERROR("Failed to init GART table\n");
  1837. r600_do_cleanup_cp(dev);
  1838. return -EINVAL;
  1839. }
  1840. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1841. r700_vm_init(dev);
  1842. else
  1843. r600_vm_init(dev);
  1844. }
  1845. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
  1846. r700_cp_load_microcode(dev_priv);
  1847. else
  1848. r600_cp_load_microcode(dev_priv);
  1849. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1850. dev_priv->last_buf = 0;
  1851. r600_do_engine_reset(dev);
  1852. r600_test_writeback(dev_priv);
  1853. return 0;
  1854. }
  1855. int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1856. {
  1857. drm_radeon_private_t *dev_priv = dev->dev_private;
  1858. DRM_DEBUG("\n");
  1859. if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
  1860. r700_vm_init(dev);
  1861. r700_cp_load_microcode(dev_priv);
  1862. } else {
  1863. r600_vm_init(dev);
  1864. r600_cp_load_microcode(dev_priv);
  1865. }
  1866. r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1867. r600_do_engine_reset(dev);
  1868. return 0;
  1869. }
  1870. /* Wait for the CP to go idle.
  1871. */
  1872. int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
  1873. {
  1874. RING_LOCALS;
  1875. DRM_DEBUG("\n");
  1876. BEGIN_RING(5);
  1877. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  1878. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  1879. /* wait for 3D idle clean */
  1880. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  1881. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  1882. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  1883. ADVANCE_RING();
  1884. COMMIT_RING();
  1885. return r600_do_wait_for_idle(dev_priv);
  1886. }
  1887. /* Start the Command Processor.
  1888. */
  1889. void r600_do_cp_start(drm_radeon_private_t *dev_priv)
  1890. {
  1891. u32 cp_me;
  1892. RING_LOCALS;
  1893. DRM_DEBUG("\n");
  1894. BEGIN_RING(7);
  1895. OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
  1896. OUT_RING(0x00000001);
  1897. if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
  1898. OUT_RING(0x00000003);
  1899. else
  1900. OUT_RING(0x00000000);
  1901. OUT_RING((dev_priv->r600_max_hw_contexts - 1));
  1902. OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
  1903. OUT_RING(0x00000000);
  1904. OUT_RING(0x00000000);
  1905. ADVANCE_RING();
  1906. COMMIT_RING();
  1907. /* set the mux and reset the halt bit */
  1908. cp_me = 0xff;
  1909. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1910. dev_priv->cp_running = 1;
  1911. }
  1912. void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
  1913. {
  1914. u32 cur_read_ptr;
  1915. DRM_DEBUG("\n");
  1916. cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
  1917. RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
  1918. SET_RING_HEAD(dev_priv, cur_read_ptr);
  1919. dev_priv->ring.tail = cur_read_ptr;
  1920. }
  1921. void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
  1922. {
  1923. uint32_t cp_me;
  1924. DRM_DEBUG("\n");
  1925. cp_me = 0xff | R600_CP_ME_HALT;
  1926. RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
  1927. dev_priv->cp_running = 0;
  1928. }
  1929. int r600_cp_dispatch_indirect(struct drm_device *dev,
  1930. struct drm_buf *buf, int start, int end)
  1931. {
  1932. drm_radeon_private_t *dev_priv = dev->dev_private;
  1933. RING_LOCALS;
  1934. if (start != end) {
  1935. unsigned long offset = (dev_priv->gart_buffers_offset
  1936. + buf->offset + start);
  1937. int dwords = (end - start + 3) / sizeof(u32);
  1938. DRM_DEBUG("dwords:%d\n", dwords);
  1939. DRM_DEBUG("offset 0x%lx\n", offset);
  1940. /* Indirect buffer data must be a multiple of 16 dwords.
  1941. * pad the data with a Type-2 CP packet.
  1942. */
  1943. while (dwords & 0xf) {
  1944. u32 *data = (u32 *)
  1945. ((char *)dev->agp_buffer_map->handle
  1946. + buf->offset + start);
  1947. data[dwords++] = RADEON_CP_PACKET2;
  1948. }
  1949. /* Fire off the indirect buffer */
  1950. BEGIN_RING(4);
  1951. OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
  1952. OUT_RING((offset & 0xfffffffc));
  1953. OUT_RING((upper_32_bits(offset) & 0xff));
  1954. OUT_RING(dwords);
  1955. ADVANCE_RING();
  1956. }
  1957. return 0;
  1958. }