r520.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. /* r520,rv530,rv560,rv570,r580 depends on : */
  32. void r100_hdp_reset(struct radeon_device *rdev);
  33. int rv370_pcie_gart_enable(struct radeon_device *rdev);
  34. void rv370_pcie_gart_disable(struct radeon_device *rdev);
  35. void r420_pipes_init(struct radeon_device *rdev);
  36. void rs600_mc_disable_clients(struct radeon_device *rdev);
  37. void rs600_disable_vga(struct radeon_device *rdev);
  38. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  39. int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  40. /* This files gather functions specifics to:
  41. * r520,rv530,rv560,rv570,r580
  42. *
  43. * Some of these functions might be used by newer ASICs.
  44. */
  45. void r520_gpu_init(struct radeon_device *rdev);
  46. int r520_mc_wait_for_idle(struct radeon_device *rdev);
  47. /*
  48. * MC
  49. */
  50. int r520_mc_init(struct radeon_device *rdev)
  51. {
  52. uint32_t tmp;
  53. int r;
  54. if (r100_debugfs_rbbm_init(rdev)) {
  55. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  56. }
  57. if (rv515_debugfs_pipes_info_init(rdev)) {
  58. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  59. }
  60. if (rv515_debugfs_ga_info_init(rdev)) {
  61. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  62. }
  63. r520_gpu_init(rdev);
  64. rv370_pcie_gart_disable(rdev);
  65. /* Setup GPU memory space */
  66. rdev->mc.vram_location = 0xFFFFFFFFUL;
  67. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  68. if (rdev->flags & RADEON_IS_AGP) {
  69. r = radeon_agp_init(rdev);
  70. if (r) {
  71. printk(KERN_WARNING "[drm] Disabling AGP\n");
  72. rdev->flags &= ~RADEON_IS_AGP;
  73. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  74. } else {
  75. rdev->mc.gtt_location = rdev->mc.agp_base;
  76. }
  77. }
  78. r = radeon_mc_setup(rdev);
  79. if (r) {
  80. return r;
  81. }
  82. /* Program GPU memory space */
  83. rs600_mc_disable_clients(rdev);
  84. if (r520_mc_wait_for_idle(rdev)) {
  85. printk(KERN_WARNING "Failed to wait MC idle while "
  86. "programming pipes. Bad things might happen.\n");
  87. }
  88. /* Write VRAM size in case we are limiting it */
  89. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.vram_size);
  90. tmp = rdev->mc.vram_location + rdev->mc.vram_size - 1;
  91. tmp = REG_SET(R520_MC_FB_TOP, tmp >> 16);
  92. tmp |= REG_SET(R520_MC_FB_START, rdev->mc.vram_location >> 16);
  93. WREG32_MC(R520_MC_FB_LOCATION, tmp);
  94. WREG32(RS690_HDP_FB_LOCATION, rdev->mc.vram_location >> 16);
  95. WREG32(0x310, rdev->mc.vram_location);
  96. if (rdev->flags & RADEON_IS_AGP) {
  97. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  98. tmp = REG_SET(R520_MC_AGP_TOP, tmp >> 16);
  99. tmp |= REG_SET(R520_MC_AGP_START, rdev->mc.gtt_location >> 16);
  100. WREG32_MC(R520_MC_AGP_LOCATION, tmp);
  101. WREG32_MC(R520_MC_AGP_BASE, rdev->mc.agp_base);
  102. WREG32_MC(R520_MC_AGP_BASE_2, 0);
  103. } else {
  104. WREG32_MC(R520_MC_AGP_LOCATION, 0x0FFFFFFF);
  105. WREG32_MC(R520_MC_AGP_BASE, 0);
  106. WREG32_MC(R520_MC_AGP_BASE_2, 0);
  107. }
  108. return 0;
  109. }
  110. void r520_mc_fini(struct radeon_device *rdev)
  111. {
  112. rv370_pcie_gart_disable(rdev);
  113. radeon_gart_table_vram_free(rdev);
  114. radeon_gart_fini(rdev);
  115. }
  116. /*
  117. * Global GPU functions
  118. */
  119. void r520_errata(struct radeon_device *rdev)
  120. {
  121. rdev->pll_errata = 0;
  122. }
  123. int r520_mc_wait_for_idle(struct radeon_device *rdev)
  124. {
  125. unsigned i;
  126. uint32_t tmp;
  127. for (i = 0; i < rdev->usec_timeout; i++) {
  128. /* read MC_STATUS */
  129. tmp = RREG32_MC(R520_MC_STATUS);
  130. if (tmp & R520_MC_STATUS_IDLE) {
  131. return 0;
  132. }
  133. DRM_UDELAY(1);
  134. }
  135. return -1;
  136. }
  137. void r520_gpu_init(struct radeon_device *rdev)
  138. {
  139. unsigned pipe_select_current, gb_pipe_select, tmp;
  140. r100_hdp_reset(rdev);
  141. rs600_disable_vga(rdev);
  142. /*
  143. * DST_PIPE_CONFIG 0x170C
  144. * GB_TILE_CONFIG 0x4018
  145. * GB_FIFO_SIZE 0x4024
  146. * GB_PIPE_SELECT 0x402C
  147. * GB_PIPE_SELECT2 0x4124
  148. * Z_PIPE_SHIFT 0
  149. * Z_PIPE_MASK 0x000000003
  150. * GB_FIFO_SIZE2 0x4128
  151. * SC_SFIFO_SIZE_SHIFT 0
  152. * SC_SFIFO_SIZE_MASK 0x000000003
  153. * SC_MFIFO_SIZE_SHIFT 2
  154. * SC_MFIFO_SIZE_MASK 0x00000000C
  155. * FG_SFIFO_SIZE_SHIFT 4
  156. * FG_SFIFO_SIZE_MASK 0x000000030
  157. * ZB_MFIFO_SIZE_SHIFT 6
  158. * ZB_MFIFO_SIZE_MASK 0x0000000C0
  159. * GA_ENHANCE 0x4274
  160. * SU_REG_DEST 0x42C8
  161. */
  162. /* workaround for RV530 */
  163. if (rdev->family == CHIP_RV530) {
  164. WREG32(0x4124, 1);
  165. WREG32(0x4128, 0xFF);
  166. }
  167. r420_pipes_init(rdev);
  168. gb_pipe_select = RREG32(0x402C);
  169. tmp = RREG32(0x170C);
  170. pipe_select_current = (tmp >> 2) & 3;
  171. tmp = (1 << pipe_select_current) |
  172. (((gb_pipe_select >> 8) & 0xF) << 4);
  173. WREG32_PLL(0x000D, tmp);
  174. if (r520_mc_wait_for_idle(rdev)) {
  175. printk(KERN_WARNING "Failed to wait MC idle while "
  176. "programming pipes. Bad things might happen.\n");
  177. }
  178. }
  179. /*
  180. * VRAM info
  181. */
  182. static void r520_vram_get_type(struct radeon_device *rdev)
  183. {
  184. uint32_t tmp;
  185. rdev->mc.vram_width = 128;
  186. rdev->mc.vram_is_ddr = true;
  187. tmp = RREG32_MC(R520_MC_CNTL0);
  188. switch ((tmp & R520_MEM_NUM_CHANNELS_MASK) >> R520_MEM_NUM_CHANNELS_SHIFT) {
  189. case 0:
  190. rdev->mc.vram_width = 32;
  191. break;
  192. case 1:
  193. rdev->mc.vram_width = 64;
  194. break;
  195. case 2:
  196. rdev->mc.vram_width = 128;
  197. break;
  198. case 3:
  199. rdev->mc.vram_width = 256;
  200. break;
  201. default:
  202. rdev->mc.vram_width = 128;
  203. break;
  204. }
  205. if (tmp & R520_MC_CHANNEL_SIZE)
  206. rdev->mc.vram_width *= 2;
  207. }
  208. void r520_vram_info(struct radeon_device *rdev)
  209. {
  210. r520_vram_get_type(rdev);
  211. rdev->mc.vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  212. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  213. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  214. }