r300.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. /* r300,r350,rv350,rv370,rv380 depends on : */
  34. void r100_hdp_reset(struct radeon_device *rdev);
  35. int r100_cp_reset(struct radeon_device *rdev);
  36. int r100_rb2d_reset(struct radeon_device *rdev);
  37. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  38. int r100_pci_gart_enable(struct radeon_device *rdev);
  39. void r100_pci_gart_disable(struct radeon_device *rdev);
  40. void r100_mc_setup(struct radeon_device *rdev);
  41. void r100_mc_disable_clients(struct radeon_device *rdev);
  42. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  43. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  44. struct radeon_cs_packet *pkt,
  45. unsigned idx);
  46. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  47. struct radeon_cs_reloc **cs_reloc);
  48. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  49. struct radeon_cs_packet *pkt,
  50. const unsigned *auth, unsigned n,
  51. radeon_packet0_check_t check);
  52. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  53. struct radeon_cs_packet *pkt);
  54. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  55. struct radeon_cs_packet *pkt,
  56. struct radeon_object *robj);
  57. /* This files gather functions specifics to:
  58. * r300,r350,rv350,rv370,rv380
  59. *
  60. * Some of these functions might be used by newer ASICs.
  61. */
  62. void r300_gpu_init(struct radeon_device *rdev);
  63. int r300_mc_wait_for_idle(struct radeon_device *rdev);
  64. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  65. /*
  66. * rv370,rv380 PCIE GART
  67. */
  68. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  69. {
  70. uint32_t tmp;
  71. int i;
  72. /* Workaround HW bug do flush 2 times */
  73. for (i = 0; i < 2; i++) {
  74. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  75. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  76. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  77. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  78. mb();
  79. }
  80. }
  81. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  82. {
  83. uint32_t table_addr;
  84. uint32_t tmp;
  85. int r;
  86. /* Initialize common gart structure */
  87. r = radeon_gart_init(rdev);
  88. if (r) {
  89. return r;
  90. }
  91. r = rv370_debugfs_pcie_gart_info_init(rdev);
  92. if (r) {
  93. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  94. }
  95. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  96. r = radeon_gart_table_vram_alloc(rdev);
  97. if (r) {
  98. return r;
  99. }
  100. /* discard memory request outside of configured range */
  101. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  102. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  103. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  104. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 4096;
  105. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  106. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  107. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  108. table_addr = rdev->gart.table_addr;
  109. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  110. /* FIXME: setup default page */
  111. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  112. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  113. /* Clear error */
  114. WREG32_PCIE(0x18, 0);
  115. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  116. tmp |= RADEON_PCIE_TX_GART_EN;
  117. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  119. rv370_pcie_gart_tlb_flush(rdev);
  120. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  121. rdev->mc.gtt_size >> 20, table_addr);
  122. rdev->gart.ready = true;
  123. return 0;
  124. }
  125. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  126. {
  127. uint32_t tmp;
  128. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  129. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  131. if (rdev->gart.table.vram.robj) {
  132. radeon_object_kunmap(rdev->gart.table.vram.robj);
  133. radeon_object_unpin(rdev->gart.table.vram.robj);
  134. }
  135. }
  136. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  137. {
  138. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  139. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  140. return -EINVAL;
  141. }
  142. addr = (((u32)addr) >> 8) | ((upper_32_bits(addr) & 0xff) << 4) | 0xC;
  143. writel(cpu_to_le32(addr), ((void __iomem *)ptr) + (i * 4));
  144. return 0;
  145. }
  146. int r300_gart_enable(struct radeon_device *rdev)
  147. {
  148. #if __OS_HAS_AGP
  149. if (rdev->flags & RADEON_IS_AGP) {
  150. if (rdev->family > CHIP_RV350) {
  151. rv370_pcie_gart_disable(rdev);
  152. } else {
  153. r100_pci_gart_disable(rdev);
  154. }
  155. return 0;
  156. }
  157. #endif
  158. if (rdev->flags & RADEON_IS_PCIE) {
  159. rdev->asic->gart_disable = &rv370_pcie_gart_disable;
  160. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  161. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  162. return rv370_pcie_gart_enable(rdev);
  163. }
  164. return r100_pci_gart_enable(rdev);
  165. }
  166. /*
  167. * MC
  168. */
  169. int r300_mc_init(struct radeon_device *rdev)
  170. {
  171. int r;
  172. if (r100_debugfs_rbbm_init(rdev)) {
  173. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  174. }
  175. r300_gpu_init(rdev);
  176. r100_pci_gart_disable(rdev);
  177. if (rdev->flags & RADEON_IS_PCIE) {
  178. rv370_pcie_gart_disable(rdev);
  179. }
  180. /* Setup GPU memory space */
  181. rdev->mc.vram_location = 0xFFFFFFFFUL;
  182. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  183. if (rdev->flags & RADEON_IS_AGP) {
  184. r = radeon_agp_init(rdev);
  185. if (r) {
  186. printk(KERN_WARNING "[drm] Disabling AGP\n");
  187. rdev->flags &= ~RADEON_IS_AGP;
  188. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  189. } else {
  190. rdev->mc.gtt_location = rdev->mc.agp_base;
  191. }
  192. }
  193. r = radeon_mc_setup(rdev);
  194. if (r) {
  195. return r;
  196. }
  197. /* Program GPU memory space */
  198. r100_mc_disable_clients(rdev);
  199. if (r300_mc_wait_for_idle(rdev)) {
  200. printk(KERN_WARNING "Failed to wait MC idle while "
  201. "programming pipes. Bad things might happen.\n");
  202. }
  203. r100_mc_setup(rdev);
  204. return 0;
  205. }
  206. void r300_mc_fini(struct radeon_device *rdev)
  207. {
  208. if (rdev->flags & RADEON_IS_PCIE) {
  209. rv370_pcie_gart_disable(rdev);
  210. radeon_gart_table_vram_free(rdev);
  211. } else {
  212. r100_pci_gart_disable(rdev);
  213. radeon_gart_table_ram_free(rdev);
  214. }
  215. radeon_gart_fini(rdev);
  216. }
  217. /*
  218. * Fence emission
  219. */
  220. void r300_fence_ring_emit(struct radeon_device *rdev,
  221. struct radeon_fence *fence)
  222. {
  223. /* Who ever call radeon_fence_emit should call ring_lock and ask
  224. * for enough space (today caller are ib schedule and buffer move) */
  225. /* Write SC register so SC & US assert idle */
  226. radeon_ring_write(rdev, PACKET0(0x43E0, 0));
  227. radeon_ring_write(rdev, 0);
  228. radeon_ring_write(rdev, PACKET0(0x43E4, 0));
  229. radeon_ring_write(rdev, 0);
  230. /* Flush 3D cache */
  231. radeon_ring_write(rdev, PACKET0(0x4E4C, 0));
  232. radeon_ring_write(rdev, (2 << 0));
  233. radeon_ring_write(rdev, PACKET0(0x4F18, 0));
  234. radeon_ring_write(rdev, (1 << 0));
  235. /* Wait until IDLE & CLEAN */
  236. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  237. radeon_ring_write(rdev, (1 << 17) | (1 << 16) | (1 << 9));
  238. /* Emit fence sequence & fire IRQ */
  239. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  240. radeon_ring_write(rdev, fence->seq);
  241. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  242. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  243. }
  244. /*
  245. * Global GPU functions
  246. */
  247. int r300_copy_dma(struct radeon_device *rdev,
  248. uint64_t src_offset,
  249. uint64_t dst_offset,
  250. unsigned num_pages,
  251. struct radeon_fence *fence)
  252. {
  253. uint32_t size;
  254. uint32_t cur_size;
  255. int i, num_loops;
  256. int r = 0;
  257. /* radeon pitch is /64 */
  258. size = num_pages << PAGE_SHIFT;
  259. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  260. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  261. if (r) {
  262. DRM_ERROR("radeon: moving bo (%d).\n", r);
  263. return r;
  264. }
  265. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  266. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  267. radeon_ring_write(rdev, (1 << 16));
  268. for (i = 0; i < num_loops; i++) {
  269. cur_size = size;
  270. if (cur_size > 0x1FFFFF) {
  271. cur_size = 0x1FFFFF;
  272. }
  273. size -= cur_size;
  274. radeon_ring_write(rdev, PACKET0(0x720, 2));
  275. radeon_ring_write(rdev, src_offset);
  276. radeon_ring_write(rdev, dst_offset);
  277. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  278. src_offset += cur_size;
  279. dst_offset += cur_size;
  280. }
  281. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  282. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  283. if (fence) {
  284. r = radeon_fence_emit(rdev, fence);
  285. }
  286. radeon_ring_unlock_commit(rdev);
  287. return r;
  288. }
  289. void r300_ring_start(struct radeon_device *rdev)
  290. {
  291. unsigned gb_tile_config;
  292. int r;
  293. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  294. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  295. switch(rdev->num_gb_pipes) {
  296. case 2:
  297. gb_tile_config |= R300_PIPE_COUNT_R300;
  298. break;
  299. case 3:
  300. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  301. break;
  302. case 4:
  303. gb_tile_config |= R300_PIPE_COUNT_R420;
  304. break;
  305. case 1:
  306. default:
  307. gb_tile_config |= R300_PIPE_COUNT_RV350;
  308. break;
  309. }
  310. r = radeon_ring_lock(rdev, 64);
  311. if (r) {
  312. return;
  313. }
  314. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  315. radeon_ring_write(rdev,
  316. RADEON_ISYNC_ANY2D_IDLE3D |
  317. RADEON_ISYNC_ANY3D_IDLE2D |
  318. RADEON_ISYNC_WAIT_IDLEGUI |
  319. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  320. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  321. radeon_ring_write(rdev, gb_tile_config);
  322. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  323. radeon_ring_write(rdev,
  324. RADEON_WAIT_2D_IDLECLEAN |
  325. RADEON_WAIT_3D_IDLECLEAN);
  326. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  327. radeon_ring_write(rdev, 1 << 31);
  328. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  329. radeon_ring_write(rdev, 0);
  330. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  331. radeon_ring_write(rdev, 0);
  332. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  333. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  334. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  335. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  336. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  337. radeon_ring_write(rdev,
  338. RADEON_WAIT_2D_IDLECLEAN |
  339. RADEON_WAIT_3D_IDLECLEAN);
  340. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  341. radeon_ring_write(rdev, 0);
  342. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  343. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  344. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  345. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  346. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  347. radeon_ring_write(rdev,
  348. ((6 << R300_MS_X0_SHIFT) |
  349. (6 << R300_MS_Y0_SHIFT) |
  350. (6 << R300_MS_X1_SHIFT) |
  351. (6 << R300_MS_Y1_SHIFT) |
  352. (6 << R300_MS_X2_SHIFT) |
  353. (6 << R300_MS_Y2_SHIFT) |
  354. (6 << R300_MSBD0_Y_SHIFT) |
  355. (6 << R300_MSBD0_X_SHIFT)));
  356. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  357. radeon_ring_write(rdev,
  358. ((6 << R300_MS_X3_SHIFT) |
  359. (6 << R300_MS_Y3_SHIFT) |
  360. (6 << R300_MS_X4_SHIFT) |
  361. (6 << R300_MS_Y4_SHIFT) |
  362. (6 << R300_MS_X5_SHIFT) |
  363. (6 << R300_MS_Y5_SHIFT) |
  364. (6 << R300_MSBD1_SHIFT)));
  365. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  366. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  367. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  368. radeon_ring_write(rdev,
  369. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  370. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  371. radeon_ring_write(rdev,
  372. R300_GEOMETRY_ROUND_NEAREST |
  373. R300_COLOR_ROUND_NEAREST);
  374. radeon_ring_unlock_commit(rdev);
  375. }
  376. void r300_errata(struct radeon_device *rdev)
  377. {
  378. rdev->pll_errata = 0;
  379. if (rdev->family == CHIP_R300 &&
  380. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  381. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  382. }
  383. }
  384. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  385. {
  386. unsigned i;
  387. uint32_t tmp;
  388. for (i = 0; i < rdev->usec_timeout; i++) {
  389. /* read MC_STATUS */
  390. tmp = RREG32(0x0150);
  391. if (tmp & (1 << 4)) {
  392. return 0;
  393. }
  394. DRM_UDELAY(1);
  395. }
  396. return -1;
  397. }
  398. void r300_gpu_init(struct radeon_device *rdev)
  399. {
  400. uint32_t gb_tile_config, tmp;
  401. r100_hdp_reset(rdev);
  402. /* FIXME: rv380 one pipes ? */
  403. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  404. /* r300,r350 */
  405. rdev->num_gb_pipes = 2;
  406. } else {
  407. /* rv350,rv370,rv380 */
  408. rdev->num_gb_pipes = 1;
  409. }
  410. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  411. switch (rdev->num_gb_pipes) {
  412. case 2:
  413. gb_tile_config |= R300_PIPE_COUNT_R300;
  414. break;
  415. case 3:
  416. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  417. break;
  418. case 4:
  419. gb_tile_config |= R300_PIPE_COUNT_R420;
  420. break;
  421. default:
  422. case 1:
  423. gb_tile_config |= R300_PIPE_COUNT_RV350;
  424. break;
  425. }
  426. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  427. if (r100_gui_wait_for_idle(rdev)) {
  428. printk(KERN_WARNING "Failed to wait GUI idle while "
  429. "programming pipes. Bad things might happen.\n");
  430. }
  431. tmp = RREG32(0x170C);
  432. WREG32(0x170C, tmp | (1 << 31));
  433. WREG32(R300_RB2D_DSTCACHE_MODE,
  434. R300_DC_AUTOFLUSH_ENABLE |
  435. R300_DC_DC_DISABLE_IGNORE_PE);
  436. if (r100_gui_wait_for_idle(rdev)) {
  437. printk(KERN_WARNING "Failed to wait GUI idle while "
  438. "programming pipes. Bad things might happen.\n");
  439. }
  440. if (r300_mc_wait_for_idle(rdev)) {
  441. printk(KERN_WARNING "Failed to wait MC idle while "
  442. "programming pipes. Bad things might happen.\n");
  443. }
  444. DRM_INFO("radeon: %d pipes initialized.\n", rdev->num_gb_pipes);
  445. }
  446. int r300_ga_reset(struct radeon_device *rdev)
  447. {
  448. uint32_t tmp;
  449. bool reinit_cp;
  450. int i;
  451. reinit_cp = rdev->cp.ready;
  452. rdev->cp.ready = false;
  453. for (i = 0; i < rdev->usec_timeout; i++) {
  454. WREG32(RADEON_CP_CSQ_MODE, 0);
  455. WREG32(RADEON_CP_CSQ_CNTL, 0);
  456. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  457. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  458. udelay(200);
  459. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  460. /* Wait to prevent race in RBBM_STATUS */
  461. mdelay(1);
  462. tmp = RREG32(RADEON_RBBM_STATUS);
  463. if (tmp & ((1 << 20) | (1 << 26))) {
  464. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  465. /* GA still busy soft reset it */
  466. WREG32(0x429C, 0x200);
  467. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  468. WREG32(0x43E0, 0);
  469. WREG32(0x43E4, 0);
  470. WREG32(0x24AC, 0);
  471. }
  472. /* Wait to prevent race in RBBM_STATUS */
  473. mdelay(1);
  474. tmp = RREG32(RADEON_RBBM_STATUS);
  475. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  476. break;
  477. }
  478. }
  479. for (i = 0; i < rdev->usec_timeout; i++) {
  480. tmp = RREG32(RADEON_RBBM_STATUS);
  481. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  482. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  483. tmp);
  484. if (reinit_cp) {
  485. return r100_cp_init(rdev, rdev->cp.ring_size);
  486. }
  487. return 0;
  488. }
  489. DRM_UDELAY(1);
  490. }
  491. tmp = RREG32(RADEON_RBBM_STATUS);
  492. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  493. return -1;
  494. }
  495. int r300_gpu_reset(struct radeon_device *rdev)
  496. {
  497. uint32_t status;
  498. /* reset order likely matter */
  499. status = RREG32(RADEON_RBBM_STATUS);
  500. /* reset HDP */
  501. r100_hdp_reset(rdev);
  502. /* reset rb2d */
  503. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  504. r100_rb2d_reset(rdev);
  505. }
  506. /* reset GA */
  507. if (status & ((1 << 20) | (1 << 26))) {
  508. r300_ga_reset(rdev);
  509. }
  510. /* reset CP */
  511. status = RREG32(RADEON_RBBM_STATUS);
  512. if (status & (1 << 16)) {
  513. r100_cp_reset(rdev);
  514. }
  515. /* Check if GPU is idle */
  516. status = RREG32(RADEON_RBBM_STATUS);
  517. if (status & (1 << 31)) {
  518. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  519. return -1;
  520. }
  521. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  522. return 0;
  523. }
  524. /*
  525. * r300,r350,rv350,rv380 VRAM info
  526. */
  527. void r300_vram_info(struct radeon_device *rdev)
  528. {
  529. uint32_t tmp;
  530. /* DDR for all card after R300 & IGP */
  531. rdev->mc.vram_is_ddr = true;
  532. tmp = RREG32(RADEON_MEM_CNTL);
  533. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  534. rdev->mc.vram_width = 128;
  535. } else {
  536. rdev->mc.vram_width = 64;
  537. }
  538. rdev->mc.vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  539. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  540. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  541. }
  542. /*
  543. * Indirect registers accessor
  544. */
  545. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  546. {
  547. uint32_t r;
  548. WREG8(RADEON_PCIE_INDEX, ((reg) & 0xff));
  549. (void)RREG32(RADEON_PCIE_INDEX);
  550. r = RREG32(RADEON_PCIE_DATA);
  551. return r;
  552. }
  553. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  554. {
  555. WREG8(RADEON_PCIE_INDEX, ((reg) & 0xff));
  556. (void)RREG32(RADEON_PCIE_INDEX);
  557. WREG32(RADEON_PCIE_DATA, (v));
  558. (void)RREG32(RADEON_PCIE_DATA);
  559. }
  560. /*
  561. * PCIE Lanes
  562. */
  563. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  564. {
  565. uint32_t link_width_cntl, mask;
  566. if (rdev->flags & RADEON_IS_IGP)
  567. return;
  568. if (!(rdev->flags & RADEON_IS_PCIE))
  569. return;
  570. /* FIXME wait for idle */
  571. switch (lanes) {
  572. case 0:
  573. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  574. break;
  575. case 1:
  576. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  577. break;
  578. case 2:
  579. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  580. break;
  581. case 4:
  582. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  583. break;
  584. case 8:
  585. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  586. break;
  587. case 12:
  588. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  589. break;
  590. case 16:
  591. default:
  592. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  593. break;
  594. }
  595. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  596. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  597. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  598. return;
  599. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  600. RADEON_PCIE_LC_RECONFIG_NOW |
  601. RADEON_PCIE_LC_RECONFIG_LATER |
  602. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  603. link_width_cntl |= mask;
  604. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  605. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  606. RADEON_PCIE_LC_RECONFIG_NOW));
  607. /* wait for lane set to complete */
  608. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  609. while (link_width_cntl == 0xffffffff)
  610. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  611. }
  612. /*
  613. * Debugfs info
  614. */
  615. #if defined(CONFIG_DEBUG_FS)
  616. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  617. {
  618. struct drm_info_node *node = (struct drm_info_node *) m->private;
  619. struct drm_device *dev = node->minor->dev;
  620. struct radeon_device *rdev = dev->dev_private;
  621. uint32_t tmp;
  622. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  623. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  624. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  625. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  626. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  627. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  628. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  629. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  630. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  631. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  632. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  633. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  634. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  635. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  636. return 0;
  637. }
  638. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  639. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  640. };
  641. #endif
  642. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  643. {
  644. #if defined(CONFIG_DEBUG_FS)
  645. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  646. #else
  647. return 0;
  648. #endif
  649. }
  650. /*
  651. * CS functions
  652. */
  653. struct r300_cs_track_cb {
  654. struct radeon_object *robj;
  655. unsigned pitch;
  656. unsigned cpp;
  657. unsigned offset;
  658. };
  659. struct r300_cs_track_array {
  660. struct radeon_object *robj;
  661. unsigned esize;
  662. };
  663. struct r300_cs_track_texture {
  664. struct radeon_object *robj;
  665. unsigned pitch;
  666. unsigned width;
  667. unsigned height;
  668. unsigned num_levels;
  669. unsigned cpp;
  670. unsigned tex_coord_type;
  671. unsigned txdepth;
  672. unsigned width_11;
  673. unsigned height_11;
  674. bool use_pitch;
  675. bool enabled;
  676. bool roundup_w;
  677. bool roundup_h;
  678. };
  679. struct r300_cs_track {
  680. unsigned num_cb;
  681. unsigned maxy;
  682. unsigned vtx_size;
  683. unsigned vap_vf_cntl;
  684. unsigned immd_dwords;
  685. unsigned num_arrays;
  686. unsigned max_indx;
  687. struct r300_cs_track_array arrays[11];
  688. struct r300_cs_track_cb cb[4];
  689. struct r300_cs_track_cb zb;
  690. struct r300_cs_track_texture textures[16];
  691. bool z_enabled;
  692. };
  693. static inline void r300_cs_track_texture_print(struct r300_cs_track_texture *t)
  694. {
  695. DRM_ERROR("pitch %d\n", t->pitch);
  696. DRM_ERROR("width %d\n", t->width);
  697. DRM_ERROR("height %d\n", t->height);
  698. DRM_ERROR("num levels %d\n", t->num_levels);
  699. DRM_ERROR("depth %d\n", t->txdepth);
  700. DRM_ERROR("bpp %d\n", t->cpp);
  701. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  702. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  703. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  704. }
  705. static inline int r300_cs_track_texture_check(struct radeon_device *rdev,
  706. struct r300_cs_track *track)
  707. {
  708. struct radeon_object *robj;
  709. unsigned long size;
  710. unsigned u, i, w, h;
  711. for (u = 0; u < 16; u++) {
  712. if (!track->textures[u].enabled)
  713. continue;
  714. robj = track->textures[u].robj;
  715. if (robj == NULL) {
  716. DRM_ERROR("No texture bound to unit %u\n", u);
  717. return -EINVAL;
  718. }
  719. size = 0;
  720. for (i = 0; i <= track->textures[u].num_levels; i++) {
  721. if (track->textures[u].use_pitch) {
  722. w = track->textures[u].pitch / (1 << i);
  723. } else {
  724. w = track->textures[u].width / (1 << i);
  725. if (rdev->family >= CHIP_RV515)
  726. w |= track->textures[u].width_11;
  727. if (track->textures[u].roundup_w)
  728. w = roundup_pow_of_two(w);
  729. }
  730. h = track->textures[u].height / (1 << i);
  731. if (rdev->family >= CHIP_RV515)
  732. h |= track->textures[u].height_11;
  733. if (track->textures[u].roundup_h)
  734. h = roundup_pow_of_two(h);
  735. size += w * h;
  736. }
  737. size *= track->textures[u].cpp;
  738. switch (track->textures[u].tex_coord_type) {
  739. case 0:
  740. break;
  741. case 1:
  742. size *= (1 << track->textures[u].txdepth);
  743. break;
  744. case 2:
  745. size *= 6;
  746. break;
  747. default:
  748. DRM_ERROR("Invalid texture coordinate type %u for unit "
  749. "%u\n", track->textures[u].tex_coord_type, u);
  750. return -EINVAL;
  751. }
  752. if (size > radeon_object_size(robj)) {
  753. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  754. "%lu\n", u, size, radeon_object_size(robj));
  755. r300_cs_track_texture_print(&track->textures[u]);
  756. return -EINVAL;
  757. }
  758. }
  759. return 0;
  760. }
  761. int r300_cs_track_check(struct radeon_device *rdev, struct r300_cs_track *track)
  762. {
  763. unsigned i;
  764. unsigned long size;
  765. unsigned prim_walk;
  766. unsigned nverts;
  767. for (i = 0; i < track->num_cb; i++) {
  768. if (track->cb[i].robj == NULL) {
  769. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  770. return -EINVAL;
  771. }
  772. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  773. size += track->cb[i].offset;
  774. if (size > radeon_object_size(track->cb[i].robj)) {
  775. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  776. "(need %lu have %lu) !\n", i, size,
  777. radeon_object_size(track->cb[i].robj));
  778. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  779. i, track->cb[i].pitch, track->cb[i].cpp,
  780. track->cb[i].offset, track->maxy);
  781. return -EINVAL;
  782. }
  783. }
  784. if (track->z_enabled) {
  785. if (track->zb.robj == NULL) {
  786. DRM_ERROR("[drm] No buffer for z buffer !\n");
  787. return -EINVAL;
  788. }
  789. size = track->zb.pitch * track->zb.cpp * track->maxy;
  790. size += track->zb.offset;
  791. if (size > radeon_object_size(track->zb.robj)) {
  792. DRM_ERROR("[drm] Buffer too small for z buffer "
  793. "(need %lu have %lu) !\n", size,
  794. radeon_object_size(track->zb.robj));
  795. return -EINVAL;
  796. }
  797. }
  798. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  799. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  800. switch (prim_walk) {
  801. case 1:
  802. for (i = 0; i < track->num_arrays; i++) {
  803. size = track->arrays[i].esize * track->max_indx * 4;
  804. if (track->arrays[i].robj == NULL) {
  805. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  806. "bound\n", prim_walk, i);
  807. return -EINVAL;
  808. }
  809. if (size > radeon_object_size(track->arrays[i].robj)) {
  810. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  811. "have %lu dwords\n", prim_walk, i,
  812. size >> 2,
  813. radeon_object_size(track->arrays[i].robj) >> 2);
  814. DRM_ERROR("Max indices %u\n", track->max_indx);
  815. return -EINVAL;
  816. }
  817. }
  818. break;
  819. case 2:
  820. for (i = 0; i < track->num_arrays; i++) {
  821. size = track->arrays[i].esize * (nverts - 1) * 4;
  822. if (track->arrays[i].robj == NULL) {
  823. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  824. "bound\n", prim_walk, i);
  825. return -EINVAL;
  826. }
  827. if (size > radeon_object_size(track->arrays[i].robj)) {
  828. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  829. "have %lu dwords\n", prim_walk, i, size >> 2,
  830. radeon_object_size(track->arrays[i].robj) >> 2);
  831. return -EINVAL;
  832. }
  833. }
  834. break;
  835. case 3:
  836. size = track->vtx_size * nverts;
  837. if (size != track->immd_dwords) {
  838. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  839. track->immd_dwords, size);
  840. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  841. nverts, track->vtx_size);
  842. return -EINVAL;
  843. }
  844. break;
  845. default:
  846. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  847. prim_walk);
  848. return -EINVAL;
  849. }
  850. return r300_cs_track_texture_check(rdev, track);
  851. }
  852. static inline void r300_cs_track_clear(struct r300_cs_track *track)
  853. {
  854. unsigned i;
  855. track->num_cb = 4;
  856. track->maxy = 4096;
  857. for (i = 0; i < track->num_cb; i++) {
  858. track->cb[i].robj = NULL;
  859. track->cb[i].pitch = 8192;
  860. track->cb[i].cpp = 16;
  861. track->cb[i].offset = 0;
  862. }
  863. track->z_enabled = true;
  864. track->zb.robj = NULL;
  865. track->zb.pitch = 8192;
  866. track->zb.cpp = 4;
  867. track->zb.offset = 0;
  868. track->vtx_size = 0x7F;
  869. track->immd_dwords = 0xFFFFFFFFUL;
  870. track->num_arrays = 11;
  871. track->max_indx = 0x00FFFFFFUL;
  872. for (i = 0; i < track->num_arrays; i++) {
  873. track->arrays[i].robj = NULL;
  874. track->arrays[i].esize = 0x7F;
  875. }
  876. for (i = 0; i < 16; i++) {
  877. track->textures[i].pitch = 16536;
  878. track->textures[i].width = 16536;
  879. track->textures[i].height = 16536;
  880. track->textures[i].width_11 = 1 << 11;
  881. track->textures[i].height_11 = 1 << 11;
  882. track->textures[i].num_levels = 12;
  883. track->textures[i].txdepth = 16;
  884. track->textures[i].cpp = 64;
  885. track->textures[i].tex_coord_type = 1;
  886. track->textures[i].robj = NULL;
  887. /* CS IB emission code makes sure texture unit are disabled */
  888. track->textures[i].enabled = false;
  889. track->textures[i].roundup_w = true;
  890. track->textures[i].roundup_h = true;
  891. }
  892. }
  893. static const unsigned r300_reg_safe_bm[159] = {
  894. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  895. 0xFFFFFFBF, 0xFFFFFFFF, 0xFFFFFFBF, 0xFFFFFFFF,
  896. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  897. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  898. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  899. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  900. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  901. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  902. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  903. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  904. 0x17FF1FFF, 0xFFFFFFFC, 0xFFFFFFFF, 0xFF30FFBF,
  905. 0xFFFFFFF8, 0xC3E6FFFF, 0xFFFFF6DF, 0xFFFFFFFF,
  906. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  907. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  908. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFF03F,
  909. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  910. 0xFFFFFFFF, 0xFFFFEFCE, 0xF00EBFFF, 0x007C0000,
  911. 0xF0000078, 0xFF000009, 0xFFFFFFFF, 0xFFFFFFFF,
  912. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  913. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  914. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  915. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  916. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  917. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  918. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  919. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  920. 0xFFFFF7FF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  921. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  922. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  923. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  924. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  925. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  926. 0xFFFFFC78, 0xFFFFFFFF, 0xFFFFFFFE, 0xFFFFFFFF,
  927. 0x38FF8F50, 0xFFF88082, 0xF000000C, 0xFAE009FF,
  928. 0x0000FFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000,
  929. 0x00000000, 0x0000C100, 0x00000000, 0x00000000,
  930. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  931. 0x00000000, 0xFFFF0000, 0xFFFFFFFF, 0xFF80FFFF,
  932. 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  933. 0x0003FC01, 0xFFFFFFF8, 0xFE800B19,
  934. };
  935. static int r300_packet0_check(struct radeon_cs_parser *p,
  936. struct radeon_cs_packet *pkt,
  937. unsigned idx, unsigned reg)
  938. {
  939. struct radeon_cs_chunk *ib_chunk;
  940. struct radeon_cs_reloc *reloc;
  941. struct r300_cs_track *track;
  942. volatile uint32_t *ib;
  943. uint32_t tmp;
  944. unsigned i;
  945. int r;
  946. ib = p->ib->ptr;
  947. ib_chunk = &p->chunks[p->chunk_ib_idx];
  948. track = (struct r300_cs_track*)p->track;
  949. switch(reg) {
  950. case RADEON_DST_PITCH_OFFSET:
  951. case RADEON_SRC_PITCH_OFFSET:
  952. r = r100_cs_packet_next_reloc(p, &reloc);
  953. if (r) {
  954. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  955. idx, reg);
  956. r100_cs_dump_packet(p, pkt);
  957. return r;
  958. }
  959. tmp = ib_chunk->kdata[idx] & 0x003fffff;
  960. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  961. ib[idx] = (ib_chunk->kdata[idx] & 0xffc00000) | tmp;
  962. break;
  963. case R300_RB3D_COLOROFFSET0:
  964. case R300_RB3D_COLOROFFSET1:
  965. case R300_RB3D_COLOROFFSET2:
  966. case R300_RB3D_COLOROFFSET3:
  967. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  968. r = r100_cs_packet_next_reloc(p, &reloc);
  969. if (r) {
  970. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  971. idx, reg);
  972. r100_cs_dump_packet(p, pkt);
  973. return r;
  974. }
  975. track->cb[i].robj = reloc->robj;
  976. track->cb[i].offset = ib_chunk->kdata[idx];
  977. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  978. break;
  979. case R300_ZB_DEPTHOFFSET:
  980. r = r100_cs_packet_next_reloc(p, &reloc);
  981. if (r) {
  982. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  983. idx, reg);
  984. r100_cs_dump_packet(p, pkt);
  985. return r;
  986. }
  987. track->zb.robj = reloc->robj;
  988. track->zb.offset = ib_chunk->kdata[idx];
  989. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  990. break;
  991. case R300_TX_OFFSET_0:
  992. case R300_TX_OFFSET_0+4:
  993. case R300_TX_OFFSET_0+8:
  994. case R300_TX_OFFSET_0+12:
  995. case R300_TX_OFFSET_0+16:
  996. case R300_TX_OFFSET_0+20:
  997. case R300_TX_OFFSET_0+24:
  998. case R300_TX_OFFSET_0+28:
  999. case R300_TX_OFFSET_0+32:
  1000. case R300_TX_OFFSET_0+36:
  1001. case R300_TX_OFFSET_0+40:
  1002. case R300_TX_OFFSET_0+44:
  1003. case R300_TX_OFFSET_0+48:
  1004. case R300_TX_OFFSET_0+52:
  1005. case R300_TX_OFFSET_0+56:
  1006. case R300_TX_OFFSET_0+60:
  1007. i = (reg - R300_TX_OFFSET_0) >> 2;
  1008. r = r100_cs_packet_next_reloc(p, &reloc);
  1009. if (r) {
  1010. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1011. idx, reg);
  1012. r100_cs_dump_packet(p, pkt);
  1013. return r;
  1014. }
  1015. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1016. track->textures[i].robj = reloc->robj;
  1017. break;
  1018. /* Tracked registers */
  1019. case 0x2084:
  1020. /* VAP_VF_CNTL */
  1021. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1022. break;
  1023. case 0x20B4:
  1024. /* VAP_VTX_SIZE */
  1025. track->vtx_size = ib_chunk->kdata[idx] & 0x7F;
  1026. break;
  1027. case 0x2134:
  1028. /* VAP_VF_MAX_VTX_INDX */
  1029. track->max_indx = ib_chunk->kdata[idx] & 0x00FFFFFFUL;
  1030. break;
  1031. case 0x43E4:
  1032. /* SC_SCISSOR1 */
  1033. track->maxy = ((ib_chunk->kdata[idx] >> 13) & 0x1FFF) + 1;
  1034. if (p->rdev->family < CHIP_RV515) {
  1035. track->maxy -= 1440;
  1036. }
  1037. break;
  1038. case 0x4E00:
  1039. /* RB3D_CCTL */
  1040. track->num_cb = ((ib_chunk->kdata[idx] >> 5) & 0x3) + 1;
  1041. break;
  1042. case 0x4E38:
  1043. case 0x4E3C:
  1044. case 0x4E40:
  1045. case 0x4E44:
  1046. /* RB3D_COLORPITCH0 */
  1047. /* RB3D_COLORPITCH1 */
  1048. /* RB3D_COLORPITCH2 */
  1049. /* RB3D_COLORPITCH3 */
  1050. i = (reg - 0x4E38) >> 2;
  1051. track->cb[i].pitch = ib_chunk->kdata[idx] & 0x3FFE;
  1052. switch (((ib_chunk->kdata[idx] >> 21) & 0xF)) {
  1053. case 9:
  1054. case 11:
  1055. case 12:
  1056. track->cb[i].cpp = 1;
  1057. break;
  1058. case 3:
  1059. case 4:
  1060. case 13:
  1061. case 15:
  1062. track->cb[i].cpp = 2;
  1063. break;
  1064. case 6:
  1065. track->cb[i].cpp = 4;
  1066. break;
  1067. case 10:
  1068. track->cb[i].cpp = 8;
  1069. break;
  1070. case 7:
  1071. track->cb[i].cpp = 16;
  1072. break;
  1073. default:
  1074. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1075. ((ib_chunk->kdata[idx] >> 21) & 0xF));
  1076. return -EINVAL;
  1077. }
  1078. break;
  1079. case 0x4F00:
  1080. /* ZB_CNTL */
  1081. if (ib_chunk->kdata[idx] & 2) {
  1082. track->z_enabled = true;
  1083. } else {
  1084. track->z_enabled = false;
  1085. }
  1086. break;
  1087. case 0x4F10:
  1088. /* ZB_FORMAT */
  1089. switch ((ib_chunk->kdata[idx] & 0xF)) {
  1090. case 0:
  1091. case 1:
  1092. track->zb.cpp = 2;
  1093. break;
  1094. case 2:
  1095. track->zb.cpp = 4;
  1096. break;
  1097. default:
  1098. DRM_ERROR("Invalid z buffer format (%d) !\n",
  1099. (ib_chunk->kdata[idx] & 0xF));
  1100. return -EINVAL;
  1101. }
  1102. break;
  1103. case 0x4F24:
  1104. /* ZB_DEPTHPITCH */
  1105. track->zb.pitch = ib_chunk->kdata[idx] & 0x3FFC;
  1106. break;
  1107. case 0x4104:
  1108. for (i = 0; i < 16; i++) {
  1109. bool enabled;
  1110. enabled = !!(ib_chunk->kdata[idx] & (1 << i));
  1111. track->textures[i].enabled = enabled;
  1112. }
  1113. break;
  1114. case 0x44C0:
  1115. case 0x44C4:
  1116. case 0x44C8:
  1117. case 0x44CC:
  1118. case 0x44D0:
  1119. case 0x44D4:
  1120. case 0x44D8:
  1121. case 0x44DC:
  1122. case 0x44E0:
  1123. case 0x44E4:
  1124. case 0x44E8:
  1125. case 0x44EC:
  1126. case 0x44F0:
  1127. case 0x44F4:
  1128. case 0x44F8:
  1129. case 0x44FC:
  1130. /* TX_FORMAT1_[0-15] */
  1131. i = (reg - 0x44C0) >> 2;
  1132. tmp = (ib_chunk->kdata[idx] >> 25) & 0x3;
  1133. track->textures[i].tex_coord_type = tmp;
  1134. switch ((ib_chunk->kdata[idx] & 0x1F)) {
  1135. case 0:
  1136. case 2:
  1137. case 5:
  1138. case 18:
  1139. case 20:
  1140. case 21:
  1141. track->textures[i].cpp = 1;
  1142. break;
  1143. case 1:
  1144. case 3:
  1145. case 6:
  1146. case 7:
  1147. case 10:
  1148. case 11:
  1149. case 19:
  1150. case 22:
  1151. case 24:
  1152. track->textures[i].cpp = 2;
  1153. break;
  1154. case 4:
  1155. case 8:
  1156. case 9:
  1157. case 12:
  1158. case 13:
  1159. case 23:
  1160. case 25:
  1161. case 27:
  1162. case 30:
  1163. track->textures[i].cpp = 4;
  1164. break;
  1165. case 14:
  1166. case 26:
  1167. case 28:
  1168. track->textures[i].cpp = 8;
  1169. break;
  1170. case 29:
  1171. track->textures[i].cpp = 16;
  1172. break;
  1173. default:
  1174. DRM_ERROR("Invalid texture format %u\n",
  1175. (ib_chunk->kdata[idx] & 0x1F));
  1176. return -EINVAL;
  1177. break;
  1178. }
  1179. break;
  1180. case 0x4400:
  1181. case 0x4404:
  1182. case 0x4408:
  1183. case 0x440C:
  1184. case 0x4410:
  1185. case 0x4414:
  1186. case 0x4418:
  1187. case 0x441C:
  1188. case 0x4420:
  1189. case 0x4424:
  1190. case 0x4428:
  1191. case 0x442C:
  1192. case 0x4430:
  1193. case 0x4434:
  1194. case 0x4438:
  1195. case 0x443C:
  1196. /* TX_FILTER0_[0-15] */
  1197. i = (reg - 0x4400) >> 2;
  1198. tmp = ib_chunk->kdata[idx] & 0x7;;
  1199. if (tmp == 2 || tmp == 4 || tmp == 6) {
  1200. track->textures[i].roundup_w = false;
  1201. }
  1202. tmp = (ib_chunk->kdata[idx] >> 3) & 0x7;;
  1203. if (tmp == 2 || tmp == 4 || tmp == 6) {
  1204. track->textures[i].roundup_h = false;
  1205. }
  1206. break;
  1207. case 0x4500:
  1208. case 0x4504:
  1209. case 0x4508:
  1210. case 0x450C:
  1211. case 0x4510:
  1212. case 0x4514:
  1213. case 0x4518:
  1214. case 0x451C:
  1215. case 0x4520:
  1216. case 0x4524:
  1217. case 0x4528:
  1218. case 0x452C:
  1219. case 0x4530:
  1220. case 0x4534:
  1221. case 0x4538:
  1222. case 0x453C:
  1223. /* TX_FORMAT2_[0-15] */
  1224. i = (reg - 0x4500) >> 2;
  1225. tmp = ib_chunk->kdata[idx] & 0x3FFF;
  1226. track->textures[i].pitch = tmp + 1;
  1227. if (p->rdev->family >= CHIP_RV515) {
  1228. tmp = ((ib_chunk->kdata[idx] >> 15) & 1) << 11;
  1229. track->textures[i].width_11 = tmp;
  1230. tmp = ((ib_chunk->kdata[idx] >> 16) & 1) << 11;
  1231. track->textures[i].height_11 = tmp;
  1232. }
  1233. break;
  1234. case 0x4480:
  1235. case 0x4484:
  1236. case 0x4488:
  1237. case 0x448C:
  1238. case 0x4490:
  1239. case 0x4494:
  1240. case 0x4498:
  1241. case 0x449C:
  1242. case 0x44A0:
  1243. case 0x44A4:
  1244. case 0x44A8:
  1245. case 0x44AC:
  1246. case 0x44B0:
  1247. case 0x44B4:
  1248. case 0x44B8:
  1249. case 0x44BC:
  1250. /* TX_FORMAT0_[0-15] */
  1251. i = (reg - 0x4480) >> 2;
  1252. tmp = ib_chunk->kdata[idx] & 0x7FF;
  1253. track->textures[i].width = tmp + 1;
  1254. tmp = (ib_chunk->kdata[idx] >> 11) & 0x7FF;
  1255. track->textures[i].height = tmp + 1;
  1256. tmp = (ib_chunk->kdata[idx] >> 26) & 0xF;
  1257. track->textures[i].num_levels = tmp;
  1258. tmp = ib_chunk->kdata[idx] & (1 << 31);
  1259. track->textures[i].use_pitch = !!tmp;
  1260. tmp = (ib_chunk->kdata[idx] >> 22) & 0xF;
  1261. track->textures[i].txdepth = tmp;
  1262. break;
  1263. default:
  1264. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1265. reg, idx);
  1266. return -EINVAL;
  1267. }
  1268. return 0;
  1269. }
  1270. static int r300_packet3_check(struct radeon_cs_parser *p,
  1271. struct radeon_cs_packet *pkt)
  1272. {
  1273. struct radeon_cs_chunk *ib_chunk;
  1274. struct radeon_cs_reloc *reloc;
  1275. struct r300_cs_track *track;
  1276. volatile uint32_t *ib;
  1277. unsigned idx;
  1278. unsigned i, c;
  1279. int r;
  1280. ib = p->ib->ptr;
  1281. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1282. idx = pkt->idx + 1;
  1283. track = (struct r300_cs_track*)p->track;
  1284. switch(pkt->opcode) {
  1285. case PACKET3_3D_LOAD_VBPNTR:
  1286. c = ib_chunk->kdata[idx++] & 0x1F;
  1287. track->num_arrays = c;
  1288. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1289. r = r100_cs_packet_next_reloc(p, &reloc);
  1290. if (r) {
  1291. DRM_ERROR("No reloc for packet3 %d\n",
  1292. pkt->opcode);
  1293. r100_cs_dump_packet(p, pkt);
  1294. return r;
  1295. }
  1296. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1297. track->arrays[i + 0].robj = reloc->robj;
  1298. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1299. track->arrays[i + 0].esize &= 0x7F;
  1300. r = r100_cs_packet_next_reloc(p, &reloc);
  1301. if (r) {
  1302. DRM_ERROR("No reloc for packet3 %d\n",
  1303. pkt->opcode);
  1304. r100_cs_dump_packet(p, pkt);
  1305. return r;
  1306. }
  1307. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1308. track->arrays[i + 1].robj = reloc->robj;
  1309. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1310. track->arrays[i + 1].esize &= 0x7F;
  1311. }
  1312. if (c & 1) {
  1313. r = r100_cs_packet_next_reloc(p, &reloc);
  1314. if (r) {
  1315. DRM_ERROR("No reloc for packet3 %d\n",
  1316. pkt->opcode);
  1317. r100_cs_dump_packet(p, pkt);
  1318. return r;
  1319. }
  1320. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1321. track->arrays[i + 0].robj = reloc->robj;
  1322. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1323. track->arrays[i + 0].esize &= 0x7F;
  1324. }
  1325. break;
  1326. case PACKET3_INDX_BUFFER:
  1327. r = r100_cs_packet_next_reloc(p, &reloc);
  1328. if (r) {
  1329. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1330. r100_cs_dump_packet(p, pkt);
  1331. return r;
  1332. }
  1333. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1334. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1335. if (r) {
  1336. return r;
  1337. }
  1338. break;
  1339. /* Draw packet */
  1340. case PACKET3_3D_DRAW_IMMD:
  1341. /* Number of dwords is vtx_size * (num_vertices - 1)
  1342. * PRIM_WALK must be equal to 3 vertex data in embedded
  1343. * in cmd stream */
  1344. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1345. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1346. return -EINVAL;
  1347. }
  1348. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1349. track->immd_dwords = pkt->count - 1;
  1350. r = r300_cs_track_check(p->rdev, track);
  1351. if (r) {
  1352. return r;
  1353. }
  1354. break;
  1355. case PACKET3_3D_DRAW_IMMD_2:
  1356. /* Number of dwords is vtx_size * (num_vertices - 1)
  1357. * PRIM_WALK must be equal to 3 vertex data in embedded
  1358. * in cmd stream */
  1359. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1360. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1361. return -EINVAL;
  1362. }
  1363. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1364. track->immd_dwords = pkt->count;
  1365. r = r300_cs_track_check(p->rdev, track);
  1366. if (r) {
  1367. return r;
  1368. }
  1369. break;
  1370. case PACKET3_3D_DRAW_VBUF:
  1371. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1372. r = r300_cs_track_check(p->rdev, track);
  1373. if (r) {
  1374. return r;
  1375. }
  1376. break;
  1377. case PACKET3_3D_DRAW_VBUF_2:
  1378. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1379. r = r300_cs_track_check(p->rdev, track);
  1380. if (r) {
  1381. return r;
  1382. }
  1383. break;
  1384. case PACKET3_3D_DRAW_INDX:
  1385. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1386. r = r300_cs_track_check(p->rdev, track);
  1387. if (r) {
  1388. return r;
  1389. }
  1390. break;
  1391. case PACKET3_3D_DRAW_INDX_2:
  1392. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1393. r = r300_cs_track_check(p->rdev, track);
  1394. if (r) {
  1395. return r;
  1396. }
  1397. break;
  1398. case PACKET3_NOP:
  1399. break;
  1400. default:
  1401. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1402. return -EINVAL;
  1403. }
  1404. return 0;
  1405. }
  1406. int r300_cs_parse(struct radeon_cs_parser *p)
  1407. {
  1408. struct radeon_cs_packet pkt;
  1409. struct r300_cs_track track;
  1410. int r;
  1411. r300_cs_track_clear(&track);
  1412. p->track = &track;
  1413. do {
  1414. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1415. if (r) {
  1416. return r;
  1417. }
  1418. p->idx += pkt.count + 2;
  1419. switch (pkt.type) {
  1420. case PACKET_TYPE0:
  1421. r = r100_cs_parse_packet0(p, &pkt,
  1422. p->rdev->config.r300.reg_safe_bm,
  1423. p->rdev->config.r300.reg_safe_bm_size,
  1424. &r300_packet0_check);
  1425. break;
  1426. case PACKET_TYPE2:
  1427. break;
  1428. case PACKET_TYPE3:
  1429. r = r300_packet3_check(p, &pkt);
  1430. break;
  1431. default:
  1432. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1433. return -EINVAL;
  1434. }
  1435. if (r) {
  1436. return r;
  1437. }
  1438. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1439. return 0;
  1440. }
  1441. int r300_init(struct radeon_device *rdev)
  1442. {
  1443. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1444. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1445. return 0;
  1446. }