intel_dp.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _INTEL_DP_H_
  23. #define _INTEL_DP_H_
  24. /* From the VESA DisplayPort spec */
  25. #define AUX_NATIVE_WRITE 0x8
  26. #define AUX_NATIVE_READ 0x9
  27. #define AUX_I2C_WRITE 0x0
  28. #define AUX_I2C_READ 0x1
  29. #define AUX_I2C_STATUS 0x2
  30. #define AUX_I2C_MOT 0x4
  31. #define AUX_NATIVE_REPLY_ACK (0x0 << 4)
  32. #define AUX_NATIVE_REPLY_NACK (0x1 << 4)
  33. #define AUX_NATIVE_REPLY_DEFER (0x2 << 4)
  34. #define AUX_NATIVE_REPLY_MASK (0x3 << 4)
  35. #define AUX_I2C_REPLY_ACK (0x0 << 6)
  36. #define AUX_I2C_REPLY_NACK (0x1 << 6)
  37. #define AUX_I2C_REPLY_DEFER (0x2 << 6)
  38. #define AUX_I2C_REPLY_MASK (0x3 << 6)
  39. /* AUX CH addresses */
  40. #define DP_LINK_BW_SET 0x100
  41. # define DP_LINK_BW_1_62 0x06
  42. # define DP_LINK_BW_2_7 0x0a
  43. #define DP_LANE_COUNT_SET 0x101
  44. # define DP_LANE_COUNT_MASK 0x0f
  45. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  46. #define DP_TRAINING_PATTERN_SET 0x102
  47. # define DP_TRAINING_PATTERN_DISABLE 0
  48. # define DP_TRAINING_PATTERN_1 1
  49. # define DP_TRAINING_PATTERN_2 2
  50. # define DP_TRAINING_PATTERN_MASK 0x3
  51. # define DP_LINK_QUAL_PATTERN_DISABLE (0 << 2)
  52. # define DP_LINK_QUAL_PATTERN_D10_2 (1 << 2)
  53. # define DP_LINK_QUAL_PATTERN_ERROR_RATE (2 << 2)
  54. # define DP_LINK_QUAL_PATTERN_PRBS7 (3 << 2)
  55. # define DP_LINK_QUAL_PATTERN_MASK (3 << 2)
  56. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  57. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  58. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  59. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  60. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  61. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  62. #define DP_TRAINING_LANE0_SET 0x103
  63. #define DP_TRAINING_LANE1_SET 0x104
  64. #define DP_TRAINING_LANE2_SET 0x105
  65. #define DP_TRAINING_LANE3_SET 0x106
  66. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  67. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  68. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  69. # define DP_TRAIN_VOLTAGE_SWING_400 (0 << 0)
  70. # define DP_TRAIN_VOLTAGE_SWING_600 (1 << 0)
  71. # define DP_TRAIN_VOLTAGE_SWING_800 (2 << 0)
  72. # define DP_TRAIN_VOLTAGE_SWING_1200 (3 << 0)
  73. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  74. # define DP_TRAIN_PRE_EMPHASIS_0 (0 << 3)
  75. # define DP_TRAIN_PRE_EMPHASIS_3_5 (1 << 3)
  76. # define DP_TRAIN_PRE_EMPHASIS_6 (2 << 3)
  77. # define DP_TRAIN_PRE_EMPHASIS_9_5 (3 << 3)
  78. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  79. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  80. #define DP_DOWNSPREAD_CTRL 0x107
  81. # define DP_SPREAD_AMP_0_5 (1 << 4)
  82. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  83. # define DP_SET_ANSI_8B10B (1 << 0)
  84. #define DP_LANE0_1_STATUS 0x202
  85. #define DP_LANE2_3_STATUS 0x203
  86. # define DP_LANE_CR_DONE (1 << 0)
  87. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  88. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  89. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  90. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  91. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  92. #define DP_LINK_STATUS_UPDATED (1 << 7)
  93. #define DP_SINK_STATUS 0x205
  94. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  95. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  96. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  97. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  98. #define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  99. #define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  100. #define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  101. #define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  102. #define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  103. #define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  104. #define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  105. #define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  106. struct i2c_algo_dp_aux_data {
  107. bool running;
  108. u16 address;
  109. int (*aux_ch) (struct i2c_adapter *adapter,
  110. uint8_t *send, int send_bytes,
  111. uint8_t *recv, int recv_bytes);
  112. };
  113. int
  114. i2c_dp_aux_add_bus(struct i2c_adapter *adapter);
  115. #endif /* _INTEL_DP_H_ */