i915_suspend.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "i915_drm.h"
  29. #include "i915_drv.h"
  30. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. if (pipe == PIPE_A)
  34. return (I915_READ(DPLL_A) & DPLL_VCO_ENABLE);
  35. else
  36. return (I915_READ(DPLL_B) & DPLL_VCO_ENABLE);
  37. }
  38. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  39. {
  40. struct drm_i915_private *dev_priv = dev->dev_private;
  41. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  42. u32 *array;
  43. int i;
  44. if (!i915_pipe_enabled(dev, pipe))
  45. return;
  46. if (pipe == PIPE_A)
  47. array = dev_priv->save_palette_a;
  48. else
  49. array = dev_priv->save_palette_b;
  50. for(i = 0; i < 256; i++)
  51. array[i] = I915_READ(reg + (i << 2));
  52. }
  53. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  54. {
  55. struct drm_i915_private *dev_priv = dev->dev_private;
  56. unsigned long reg = (pipe == PIPE_A ? PALETTE_A : PALETTE_B);
  57. u32 *array;
  58. int i;
  59. if (!i915_pipe_enabled(dev, pipe))
  60. return;
  61. if (pipe == PIPE_A)
  62. array = dev_priv->save_palette_a;
  63. else
  64. array = dev_priv->save_palette_b;
  65. for(i = 0; i < 256; i++)
  66. I915_WRITE(reg + (i << 2), array[i]);
  67. }
  68. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  69. {
  70. struct drm_i915_private *dev_priv = dev->dev_private;
  71. I915_WRITE8(index_port, reg);
  72. return I915_READ8(data_port);
  73. }
  74. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  75. {
  76. struct drm_i915_private *dev_priv = dev->dev_private;
  77. I915_READ8(st01);
  78. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  79. return I915_READ8(VGA_AR_DATA_READ);
  80. }
  81. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. I915_READ8(st01);
  85. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  86. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  87. }
  88. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  89. {
  90. struct drm_i915_private *dev_priv = dev->dev_private;
  91. I915_WRITE8(index_port, reg);
  92. I915_WRITE8(data_port, val);
  93. }
  94. static void i915_save_vga(struct drm_device *dev)
  95. {
  96. struct drm_i915_private *dev_priv = dev->dev_private;
  97. int i;
  98. u16 cr_index, cr_data, st01;
  99. /* VGA color palette registers */
  100. dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);
  101. /* MSR bits */
  102. dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);
  103. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  104. cr_index = VGA_CR_INDEX_CGA;
  105. cr_data = VGA_CR_DATA_CGA;
  106. st01 = VGA_ST01_CGA;
  107. } else {
  108. cr_index = VGA_CR_INDEX_MDA;
  109. cr_data = VGA_CR_DATA_MDA;
  110. st01 = VGA_ST01_MDA;
  111. }
  112. /* CRT controller regs */
  113. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  114. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  115. (~0x80));
  116. for (i = 0; i <= 0x24; i++)
  117. dev_priv->saveCR[i] =
  118. i915_read_indexed(dev, cr_index, cr_data, i);
  119. /* Make sure we don't turn off CR group 0 writes */
  120. dev_priv->saveCR[0x11] &= ~0x80;
  121. /* Attribute controller registers */
  122. I915_READ8(st01);
  123. dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  124. for (i = 0; i <= 0x14; i++)
  125. dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);
  126. I915_READ8(st01);
  127. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);
  128. I915_READ8(st01);
  129. /* Graphics controller registers */
  130. for (i = 0; i < 9; i++)
  131. dev_priv->saveGR[i] =
  132. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  133. dev_priv->saveGR[0x10] =
  134. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  135. dev_priv->saveGR[0x11] =
  136. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  137. dev_priv->saveGR[0x18] =
  138. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  139. /* Sequencer registers */
  140. for (i = 0; i < 8; i++)
  141. dev_priv->saveSR[i] =
  142. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  143. }
  144. static void i915_restore_vga(struct drm_device *dev)
  145. {
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. int i;
  148. u16 cr_index, cr_data, st01;
  149. /* MSR bits */
  150. I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);
  151. if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {
  152. cr_index = VGA_CR_INDEX_CGA;
  153. cr_data = VGA_CR_DATA_CGA;
  154. st01 = VGA_ST01_CGA;
  155. } else {
  156. cr_index = VGA_CR_INDEX_MDA;
  157. cr_data = VGA_CR_DATA_MDA;
  158. st01 = VGA_ST01_MDA;
  159. }
  160. /* Sequencer registers, don't write SR07 */
  161. for (i = 0; i < 7; i++)
  162. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  163. dev_priv->saveSR[i]);
  164. /* CRT controller regs */
  165. /* Enable CR group 0 writes */
  166. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);
  167. for (i = 0; i <= 0x24; i++)
  168. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);
  169. /* Graphics controller regs */
  170. for (i = 0; i < 9; i++)
  171. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  172. dev_priv->saveGR[i]);
  173. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  174. dev_priv->saveGR[0x10]);
  175. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  176. dev_priv->saveGR[0x11]);
  177. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  178. dev_priv->saveGR[0x18]);
  179. /* Attribute controller registers */
  180. I915_READ8(st01); /* switch back to index mode */
  181. for (i = 0; i <= 0x14; i++)
  182. i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);
  183. I915_READ8(st01); /* switch back to index mode */
  184. I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);
  185. I915_READ8(st01);
  186. /* VGA color palette registers */
  187. I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);
  188. }
  189. static void i915_save_modeset_reg(struct drm_device *dev)
  190. {
  191. struct drm_i915_private *dev_priv = dev->dev_private;
  192. if (drm_core_check_feature(dev, DRIVER_MODESET))
  193. return;
  194. /* Pipe & plane A info */
  195. dev_priv->savePIPEACONF = I915_READ(PIPEACONF);
  196. dev_priv->savePIPEASRC = I915_READ(PIPEASRC);
  197. dev_priv->saveFPA0 = I915_READ(FPA0);
  198. dev_priv->saveFPA1 = I915_READ(FPA1);
  199. dev_priv->saveDPLL_A = I915_READ(DPLL_A);
  200. if (IS_I965G(dev))
  201. dev_priv->saveDPLL_A_MD = I915_READ(DPLL_A_MD);
  202. dev_priv->saveHTOTAL_A = I915_READ(HTOTAL_A);
  203. dev_priv->saveHBLANK_A = I915_READ(HBLANK_A);
  204. dev_priv->saveHSYNC_A = I915_READ(HSYNC_A);
  205. dev_priv->saveVTOTAL_A = I915_READ(VTOTAL_A);
  206. dev_priv->saveVBLANK_A = I915_READ(VBLANK_A);
  207. dev_priv->saveVSYNC_A = I915_READ(VSYNC_A);
  208. dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
  209. dev_priv->saveDSPACNTR = I915_READ(DSPACNTR);
  210. dev_priv->saveDSPASTRIDE = I915_READ(DSPASTRIDE);
  211. dev_priv->saveDSPASIZE = I915_READ(DSPASIZE);
  212. dev_priv->saveDSPAPOS = I915_READ(DSPAPOS);
  213. dev_priv->saveDSPAADDR = I915_READ(DSPAADDR);
  214. if (IS_I965G(dev)) {
  215. dev_priv->saveDSPASURF = I915_READ(DSPASURF);
  216. dev_priv->saveDSPATILEOFF = I915_READ(DSPATILEOFF);
  217. }
  218. i915_save_palette(dev, PIPE_A);
  219. dev_priv->savePIPEASTAT = I915_READ(PIPEASTAT);
  220. /* Pipe & plane B info */
  221. dev_priv->savePIPEBCONF = I915_READ(PIPEBCONF);
  222. dev_priv->savePIPEBSRC = I915_READ(PIPEBSRC);
  223. dev_priv->saveFPB0 = I915_READ(FPB0);
  224. dev_priv->saveFPB1 = I915_READ(FPB1);
  225. dev_priv->saveDPLL_B = I915_READ(DPLL_B);
  226. if (IS_I965G(dev))
  227. dev_priv->saveDPLL_B_MD = I915_READ(DPLL_B_MD);
  228. dev_priv->saveHTOTAL_B = I915_READ(HTOTAL_B);
  229. dev_priv->saveHBLANK_B = I915_READ(HBLANK_B);
  230. dev_priv->saveHSYNC_B = I915_READ(HSYNC_B);
  231. dev_priv->saveVTOTAL_B = I915_READ(VTOTAL_B);
  232. dev_priv->saveVBLANK_B = I915_READ(VBLANK_B);
  233. dev_priv->saveVSYNC_B = I915_READ(VSYNC_B);
  234. dev_priv->saveBCLRPAT_A = I915_READ(BCLRPAT_A);
  235. dev_priv->saveDSPBCNTR = I915_READ(DSPBCNTR);
  236. dev_priv->saveDSPBSTRIDE = I915_READ(DSPBSTRIDE);
  237. dev_priv->saveDSPBSIZE = I915_READ(DSPBSIZE);
  238. dev_priv->saveDSPBPOS = I915_READ(DSPBPOS);
  239. dev_priv->saveDSPBADDR = I915_READ(DSPBADDR);
  240. if (IS_I965GM(dev) || IS_GM45(dev)) {
  241. dev_priv->saveDSPBSURF = I915_READ(DSPBSURF);
  242. dev_priv->saveDSPBTILEOFF = I915_READ(DSPBTILEOFF);
  243. }
  244. i915_save_palette(dev, PIPE_B);
  245. dev_priv->savePIPEBSTAT = I915_READ(PIPEBSTAT);
  246. return;
  247. }
  248. static void i915_restore_modeset_reg(struct drm_device *dev)
  249. {
  250. struct drm_i915_private *dev_priv = dev->dev_private;
  251. if (drm_core_check_feature(dev, DRIVER_MODESET))
  252. return;
  253. /* Pipe & plane A info */
  254. /* Prime the clock */
  255. if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {
  256. I915_WRITE(DPLL_A, dev_priv->saveDPLL_A &
  257. ~DPLL_VCO_ENABLE);
  258. DRM_UDELAY(150);
  259. }
  260. I915_WRITE(FPA0, dev_priv->saveFPA0);
  261. I915_WRITE(FPA1, dev_priv->saveFPA1);
  262. /* Actually enable it */
  263. I915_WRITE(DPLL_A, dev_priv->saveDPLL_A);
  264. DRM_UDELAY(150);
  265. if (IS_I965G(dev))
  266. I915_WRITE(DPLL_A_MD, dev_priv->saveDPLL_A_MD);
  267. DRM_UDELAY(150);
  268. /* Restore mode */
  269. I915_WRITE(HTOTAL_A, dev_priv->saveHTOTAL_A);
  270. I915_WRITE(HBLANK_A, dev_priv->saveHBLANK_A);
  271. I915_WRITE(HSYNC_A, dev_priv->saveHSYNC_A);
  272. I915_WRITE(VTOTAL_A, dev_priv->saveVTOTAL_A);
  273. I915_WRITE(VBLANK_A, dev_priv->saveVBLANK_A);
  274. I915_WRITE(VSYNC_A, dev_priv->saveVSYNC_A);
  275. I915_WRITE(BCLRPAT_A, dev_priv->saveBCLRPAT_A);
  276. /* Restore plane info */
  277. I915_WRITE(DSPASIZE, dev_priv->saveDSPASIZE);
  278. I915_WRITE(DSPAPOS, dev_priv->saveDSPAPOS);
  279. I915_WRITE(PIPEASRC, dev_priv->savePIPEASRC);
  280. I915_WRITE(DSPAADDR, dev_priv->saveDSPAADDR);
  281. I915_WRITE(DSPASTRIDE, dev_priv->saveDSPASTRIDE);
  282. if (IS_I965G(dev)) {
  283. I915_WRITE(DSPASURF, dev_priv->saveDSPASURF);
  284. I915_WRITE(DSPATILEOFF, dev_priv->saveDSPATILEOFF);
  285. }
  286. I915_WRITE(PIPEACONF, dev_priv->savePIPEACONF);
  287. i915_restore_palette(dev, PIPE_A);
  288. /* Enable the plane */
  289. I915_WRITE(DSPACNTR, dev_priv->saveDSPACNTR);
  290. I915_WRITE(DSPAADDR, I915_READ(DSPAADDR));
  291. /* Pipe & plane B info */
  292. if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {
  293. I915_WRITE(DPLL_B, dev_priv->saveDPLL_B &
  294. ~DPLL_VCO_ENABLE);
  295. DRM_UDELAY(150);
  296. }
  297. I915_WRITE(FPB0, dev_priv->saveFPB0);
  298. I915_WRITE(FPB1, dev_priv->saveFPB1);
  299. /* Actually enable it */
  300. I915_WRITE(DPLL_B, dev_priv->saveDPLL_B);
  301. DRM_UDELAY(150);
  302. if (IS_I965G(dev))
  303. I915_WRITE(DPLL_B_MD, dev_priv->saveDPLL_B_MD);
  304. DRM_UDELAY(150);
  305. /* Restore mode */
  306. I915_WRITE(HTOTAL_B, dev_priv->saveHTOTAL_B);
  307. I915_WRITE(HBLANK_B, dev_priv->saveHBLANK_B);
  308. I915_WRITE(HSYNC_B, dev_priv->saveHSYNC_B);
  309. I915_WRITE(VTOTAL_B, dev_priv->saveVTOTAL_B);
  310. I915_WRITE(VBLANK_B, dev_priv->saveVBLANK_B);
  311. I915_WRITE(VSYNC_B, dev_priv->saveVSYNC_B);
  312. I915_WRITE(BCLRPAT_B, dev_priv->saveBCLRPAT_B);
  313. /* Restore plane info */
  314. I915_WRITE(DSPBSIZE, dev_priv->saveDSPBSIZE);
  315. I915_WRITE(DSPBPOS, dev_priv->saveDSPBPOS);
  316. I915_WRITE(PIPEBSRC, dev_priv->savePIPEBSRC);
  317. I915_WRITE(DSPBADDR, dev_priv->saveDSPBADDR);
  318. I915_WRITE(DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);
  319. if (IS_I965G(dev)) {
  320. I915_WRITE(DSPBSURF, dev_priv->saveDSPBSURF);
  321. I915_WRITE(DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);
  322. }
  323. I915_WRITE(PIPEBCONF, dev_priv->savePIPEBCONF);
  324. i915_restore_palette(dev, PIPE_B);
  325. /* Enable the plane */
  326. I915_WRITE(DSPBCNTR, dev_priv->saveDSPBCNTR);
  327. I915_WRITE(DSPBADDR, I915_READ(DSPBADDR));
  328. return;
  329. }
  330. int i915_save_state(struct drm_device *dev)
  331. {
  332. struct drm_i915_private *dev_priv = dev->dev_private;
  333. int i;
  334. pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);
  335. /* Render Standby */
  336. if (IS_I965G(dev) && IS_MOBILE(dev))
  337. dev_priv->saveRENDERSTANDBY = I915_READ(MCHBAR_RENDER_STANDBY);
  338. /* Hardware status page */
  339. dev_priv->saveHWS = I915_READ(HWS_PGA);
  340. /* Display arbitration control */
  341. dev_priv->saveDSPARB = I915_READ(DSPARB);
  342. /* This is only meaningful in non-KMS mode */
  343. /* Don't save them in KMS mode */
  344. i915_save_modeset_reg(dev);
  345. /* Cursor state */
  346. dev_priv->saveCURACNTR = I915_READ(CURACNTR);
  347. dev_priv->saveCURAPOS = I915_READ(CURAPOS);
  348. dev_priv->saveCURABASE = I915_READ(CURABASE);
  349. dev_priv->saveCURBCNTR = I915_READ(CURBCNTR);
  350. dev_priv->saveCURBPOS = I915_READ(CURBPOS);
  351. dev_priv->saveCURBBASE = I915_READ(CURBBASE);
  352. if (!IS_I9XX(dev))
  353. dev_priv->saveCURSIZE = I915_READ(CURSIZE);
  354. /* CRT state */
  355. dev_priv->saveADPA = I915_READ(ADPA);
  356. /* LVDS state */
  357. dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);
  358. dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  359. dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  360. if (IS_I965G(dev))
  361. dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  362. if (IS_MOBILE(dev) && !IS_I830(dev))
  363. dev_priv->saveLVDS = I915_READ(LVDS);
  364. if (!IS_I830(dev) && !IS_845G(dev))
  365. dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  366. dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  367. dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  368. dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);
  369. /* Display Port state */
  370. if (SUPPORTS_INTEGRATED_DP(dev)) {
  371. dev_priv->saveDP_B = I915_READ(DP_B);
  372. dev_priv->saveDP_C = I915_READ(DP_C);
  373. dev_priv->saveDP_D = I915_READ(DP_D);
  374. dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(PIPEA_GMCH_DATA_M);
  375. dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(PIPEB_GMCH_DATA_M);
  376. dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(PIPEA_GMCH_DATA_N);
  377. dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(PIPEB_GMCH_DATA_N);
  378. dev_priv->savePIPEA_DP_LINK_M = I915_READ(PIPEA_DP_LINK_M);
  379. dev_priv->savePIPEB_DP_LINK_M = I915_READ(PIPEB_DP_LINK_M);
  380. dev_priv->savePIPEA_DP_LINK_N = I915_READ(PIPEA_DP_LINK_N);
  381. dev_priv->savePIPEB_DP_LINK_N = I915_READ(PIPEB_DP_LINK_N);
  382. }
  383. /* FIXME: save TV & SDVO state */
  384. /* FBC state */
  385. dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  386. dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  387. dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  388. dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  389. /* Interrupt state */
  390. dev_priv->saveIIR = I915_READ(IIR);
  391. dev_priv->saveIER = I915_READ(IER);
  392. dev_priv->saveIMR = I915_READ(IMR);
  393. /* VGA state */
  394. dev_priv->saveVGA0 = I915_READ(VGA0);
  395. dev_priv->saveVGA1 = I915_READ(VGA1);
  396. dev_priv->saveVGA_PD = I915_READ(VGA_PD);
  397. dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);
  398. /* Clock gating state */
  399. dev_priv->saveD_STATE = I915_READ(D_STATE);
  400. dev_priv->saveCG_2D_DIS = I915_READ(CG_2D_DIS);
  401. /* Cache mode state */
  402. dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  403. /* Memory Arbitration state */
  404. dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  405. /* Scratch space */
  406. for (i = 0; i < 16; i++) {
  407. dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  408. dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  409. }
  410. for (i = 0; i < 3; i++)
  411. dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  412. /* Fences */
  413. if (IS_I965G(dev)) {
  414. for (i = 0; i < 16; i++)
  415. dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  416. } else {
  417. for (i = 0; i < 8; i++)
  418. dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  419. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  420. for (i = 0; i < 8; i++)
  421. dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  422. }
  423. i915_save_vga(dev);
  424. return 0;
  425. }
  426. int i915_restore_state(struct drm_device *dev)
  427. {
  428. struct drm_i915_private *dev_priv = dev->dev_private;
  429. int i;
  430. pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);
  431. /* Render Standby */
  432. if (IS_I965G(dev) && IS_MOBILE(dev))
  433. I915_WRITE(MCHBAR_RENDER_STANDBY, dev_priv->saveRENDERSTANDBY);
  434. /* Hardware status page */
  435. I915_WRITE(HWS_PGA, dev_priv->saveHWS);
  436. /* Display arbitration */
  437. I915_WRITE(DSPARB, dev_priv->saveDSPARB);
  438. /* Fences */
  439. if (IS_I965G(dev)) {
  440. for (i = 0; i < 16; i++)
  441. I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);
  442. } else {
  443. for (i = 0; i < 8; i++)
  444. I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);
  445. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  446. for (i = 0; i < 8; i++)
  447. I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);
  448. }
  449. /* Display port ratios (must be done before clock is set) */
  450. if (SUPPORTS_INTEGRATED_DP(dev)) {
  451. I915_WRITE(PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);
  452. I915_WRITE(PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);
  453. I915_WRITE(PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);
  454. I915_WRITE(PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);
  455. I915_WRITE(PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);
  456. I915_WRITE(PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);
  457. I915_WRITE(PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);
  458. I915_WRITE(PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);
  459. }
  460. /* This is only meaningful in non-KMS mode */
  461. /* Don't restore them in KMS mode */
  462. i915_restore_modeset_reg(dev);
  463. /* Cursor state */
  464. I915_WRITE(CURAPOS, dev_priv->saveCURAPOS);
  465. I915_WRITE(CURACNTR, dev_priv->saveCURACNTR);
  466. I915_WRITE(CURABASE, dev_priv->saveCURABASE);
  467. I915_WRITE(CURBPOS, dev_priv->saveCURBPOS);
  468. I915_WRITE(CURBCNTR, dev_priv->saveCURBCNTR);
  469. I915_WRITE(CURBBASE, dev_priv->saveCURBBASE);
  470. if (!IS_I9XX(dev))
  471. I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);
  472. /* CRT state */
  473. I915_WRITE(ADPA, dev_priv->saveADPA);
  474. /* LVDS state */
  475. if (IS_I965G(dev))
  476. I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);
  477. if (IS_MOBILE(dev) && !IS_I830(dev))
  478. I915_WRITE(LVDS, dev_priv->saveLVDS);
  479. if (!IS_I830(dev) && !IS_845G(dev))
  480. I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);
  481. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);
  482. I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);
  483. I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);
  484. I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);
  485. I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);
  486. I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);
  487. /* Display Port state */
  488. if (SUPPORTS_INTEGRATED_DP(dev)) {
  489. I915_WRITE(DP_B, dev_priv->saveDP_B);
  490. I915_WRITE(DP_C, dev_priv->saveDP_C);
  491. I915_WRITE(DP_D, dev_priv->saveDP_D);
  492. }
  493. /* FIXME: restore TV & SDVO state */
  494. /* FBC info */
  495. I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);
  496. I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);
  497. I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);
  498. I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);
  499. /* VGA state */
  500. I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);
  501. I915_WRITE(VGA0, dev_priv->saveVGA0);
  502. I915_WRITE(VGA1, dev_priv->saveVGA1);
  503. I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);
  504. DRM_UDELAY(150);
  505. /* Clock gating state */
  506. I915_WRITE (D_STATE, dev_priv->saveD_STATE);
  507. I915_WRITE (CG_2D_DIS, dev_priv->saveCG_2D_DIS);
  508. /* Cache mode state */
  509. I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);
  510. /* Memory arbitration state */
  511. I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);
  512. for (i = 0; i < 16; i++) {
  513. I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);
  514. I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i+7]);
  515. }
  516. for (i = 0; i < 3; i++)
  517. I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);
  518. i915_restore_vga(dev);
  519. return 0;
  520. }