i915_drv.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include <linux/io-mapping.h>
  34. /* General customization:
  35. */
  36. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  37. #define DRIVER_NAME "i915"
  38. #define DRIVER_DESC "Intel Graphics"
  39. #define DRIVER_DATE "20080730"
  40. enum pipe {
  41. PIPE_A = 0,
  42. PIPE_B,
  43. };
  44. #define I915_NUM_PIPE 2
  45. /* Interface history:
  46. *
  47. * 1.1: Original.
  48. * 1.2: Add Power Management
  49. * 1.3: Add vblank support
  50. * 1.4: Fix cmdbuffer path, add heap destroy
  51. * 1.5: Add vblank pipe configuration
  52. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  53. * - Support vertical blank on secondary display pipe
  54. */
  55. #define DRIVER_MAJOR 1
  56. #define DRIVER_MINOR 6
  57. #define DRIVER_PATCHLEVEL 0
  58. #define WATCH_COHERENCY 0
  59. #define WATCH_BUF 0
  60. #define WATCH_EXEC 0
  61. #define WATCH_LRU 0
  62. #define WATCH_RELOC 0
  63. #define WATCH_INACTIVE 0
  64. #define WATCH_PWRITE 0
  65. #define I915_GEM_PHYS_CURSOR_0 1
  66. #define I915_GEM_PHYS_CURSOR_1 2
  67. #define I915_GEM_PHYS_OVERLAY_REGS 3
  68. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  69. struct drm_i915_gem_phys_object {
  70. int id;
  71. struct page **page_list;
  72. drm_dma_handle_t *handle;
  73. struct drm_gem_object *cur_obj;
  74. };
  75. typedef struct _drm_i915_ring_buffer {
  76. int tail_mask;
  77. unsigned long Size;
  78. u8 *virtual_start;
  79. int head;
  80. int tail;
  81. int space;
  82. drm_local_map_t map;
  83. struct drm_gem_object *ring_obj;
  84. } drm_i915_ring_buffer_t;
  85. struct mem_block {
  86. struct mem_block *next;
  87. struct mem_block *prev;
  88. int start;
  89. int size;
  90. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  91. };
  92. struct opregion_header;
  93. struct opregion_acpi;
  94. struct opregion_swsci;
  95. struct opregion_asle;
  96. struct intel_opregion {
  97. struct opregion_header *header;
  98. struct opregion_acpi *acpi;
  99. struct opregion_swsci *swsci;
  100. struct opregion_asle *asle;
  101. int enabled;
  102. };
  103. struct drm_i915_master_private {
  104. drm_local_map_t *sarea;
  105. struct _drm_i915_sarea *sarea_priv;
  106. };
  107. #define I915_FENCE_REG_NONE -1
  108. struct drm_i915_fence_reg {
  109. struct drm_gem_object *obj;
  110. };
  111. struct sdvo_device_mapping {
  112. u8 dvo_port;
  113. u8 slave_addr;
  114. u8 dvo_wiring;
  115. u8 initialized;
  116. };
  117. struct drm_i915_error_state {
  118. u32 eir;
  119. u32 pgtbl_er;
  120. u32 pipeastat;
  121. u32 pipebstat;
  122. u32 ipeir;
  123. u32 ipehr;
  124. u32 instdone;
  125. u32 acthd;
  126. u32 instpm;
  127. u32 instps;
  128. u32 instdone1;
  129. u32 seqno;
  130. struct timeval time;
  131. };
  132. typedef struct drm_i915_private {
  133. struct drm_device *dev;
  134. int has_gem;
  135. void __iomem *regs;
  136. drm_i915_ring_buffer_t ring;
  137. drm_dma_handle_t *status_page_dmah;
  138. void *hw_status_page;
  139. dma_addr_t dma_status_page;
  140. uint32_t counter;
  141. unsigned int status_gfx_addr;
  142. drm_local_map_t hws_map;
  143. struct drm_gem_object *hws_obj;
  144. struct resource mch_res;
  145. unsigned int cpp;
  146. int back_offset;
  147. int front_offset;
  148. int current_page;
  149. int page_flipping;
  150. wait_queue_head_t irq_queue;
  151. atomic_t irq_received;
  152. /** Protects user_irq_refcount and irq_mask_reg */
  153. spinlock_t user_irq_lock;
  154. /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
  155. int user_irq_refcount;
  156. /** Cached value of IMR to avoid reads in updating the bitfield */
  157. u32 irq_mask_reg;
  158. u32 pipestat[2];
  159. /** splitted irq regs for graphics and display engine on IGDNG,
  160. irq_mask_reg is still used for display irq. */
  161. u32 gt_irq_mask_reg;
  162. u32 gt_irq_enable_reg;
  163. u32 de_irq_enable_reg;
  164. u32 hotplug_supported_mask;
  165. struct work_struct hotplug_work;
  166. int tex_lru_log_granularity;
  167. int allow_batchbuffer;
  168. struct mem_block *agp_heap;
  169. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  170. int vblank_pipe;
  171. bool cursor_needs_physical;
  172. struct drm_mm vram;
  173. int irq_enabled;
  174. struct intel_opregion opregion;
  175. /* LVDS info */
  176. int backlight_duty_cycle; /* restore backlight to this value */
  177. bool panel_wants_dither;
  178. struct drm_display_mode *panel_fixed_mode;
  179. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  180. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  181. /* Feature bits from the VBIOS */
  182. unsigned int int_tv_support:1;
  183. unsigned int lvds_dither:1;
  184. unsigned int lvds_vbt:1;
  185. unsigned int int_crt_support:1;
  186. unsigned int lvds_use_ssc:1;
  187. int lvds_ssc_freq;
  188. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  189. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  190. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  191. unsigned int fsb_freq, mem_freq;
  192. spinlock_t error_lock;
  193. struct drm_i915_error_state *first_error;
  194. /* Register state */
  195. u8 saveLBB;
  196. u32 saveDSPACNTR;
  197. u32 saveDSPBCNTR;
  198. u32 saveDSPARB;
  199. u32 saveRENDERSTANDBY;
  200. u32 saveHWS;
  201. u32 savePIPEACONF;
  202. u32 savePIPEBCONF;
  203. u32 savePIPEASRC;
  204. u32 savePIPEBSRC;
  205. u32 saveFPA0;
  206. u32 saveFPA1;
  207. u32 saveDPLL_A;
  208. u32 saveDPLL_A_MD;
  209. u32 saveHTOTAL_A;
  210. u32 saveHBLANK_A;
  211. u32 saveHSYNC_A;
  212. u32 saveVTOTAL_A;
  213. u32 saveVBLANK_A;
  214. u32 saveVSYNC_A;
  215. u32 saveBCLRPAT_A;
  216. u32 savePIPEASTAT;
  217. u32 saveDSPASTRIDE;
  218. u32 saveDSPASIZE;
  219. u32 saveDSPAPOS;
  220. u32 saveDSPAADDR;
  221. u32 saveDSPASURF;
  222. u32 saveDSPATILEOFF;
  223. u32 savePFIT_PGM_RATIOS;
  224. u32 saveBLC_PWM_CTL;
  225. u32 saveBLC_PWM_CTL2;
  226. u32 saveFPB0;
  227. u32 saveFPB1;
  228. u32 saveDPLL_B;
  229. u32 saveDPLL_B_MD;
  230. u32 saveHTOTAL_B;
  231. u32 saveHBLANK_B;
  232. u32 saveHSYNC_B;
  233. u32 saveVTOTAL_B;
  234. u32 saveVBLANK_B;
  235. u32 saveVSYNC_B;
  236. u32 saveBCLRPAT_B;
  237. u32 savePIPEBSTAT;
  238. u32 saveDSPBSTRIDE;
  239. u32 saveDSPBSIZE;
  240. u32 saveDSPBPOS;
  241. u32 saveDSPBADDR;
  242. u32 saveDSPBSURF;
  243. u32 saveDSPBTILEOFF;
  244. u32 saveVGA0;
  245. u32 saveVGA1;
  246. u32 saveVGA_PD;
  247. u32 saveVGACNTRL;
  248. u32 saveADPA;
  249. u32 saveLVDS;
  250. u32 savePP_ON_DELAYS;
  251. u32 savePP_OFF_DELAYS;
  252. u32 saveDVOA;
  253. u32 saveDVOB;
  254. u32 saveDVOC;
  255. u32 savePP_ON;
  256. u32 savePP_OFF;
  257. u32 savePP_CONTROL;
  258. u32 savePP_DIVISOR;
  259. u32 savePFIT_CONTROL;
  260. u32 save_palette_a[256];
  261. u32 save_palette_b[256];
  262. u32 saveFBC_CFB_BASE;
  263. u32 saveFBC_LL_BASE;
  264. u32 saveFBC_CONTROL;
  265. u32 saveFBC_CONTROL2;
  266. u32 saveIER;
  267. u32 saveIIR;
  268. u32 saveIMR;
  269. u32 saveCACHE_MODE_0;
  270. u32 saveD_STATE;
  271. u32 saveCG_2D_DIS;
  272. u32 saveMI_ARB_STATE;
  273. u32 saveSWF0[16];
  274. u32 saveSWF1[16];
  275. u32 saveSWF2[3];
  276. u8 saveMSR;
  277. u8 saveSR[8];
  278. u8 saveGR[25];
  279. u8 saveAR_INDEX;
  280. u8 saveAR[21];
  281. u8 saveDACMASK;
  282. u8 saveCR[37];
  283. uint64_t saveFENCE[16];
  284. u32 saveCURACNTR;
  285. u32 saveCURAPOS;
  286. u32 saveCURABASE;
  287. u32 saveCURBCNTR;
  288. u32 saveCURBPOS;
  289. u32 saveCURBBASE;
  290. u32 saveCURSIZE;
  291. u32 saveDP_B;
  292. u32 saveDP_C;
  293. u32 saveDP_D;
  294. u32 savePIPEA_GMCH_DATA_M;
  295. u32 savePIPEB_GMCH_DATA_M;
  296. u32 savePIPEA_GMCH_DATA_N;
  297. u32 savePIPEB_GMCH_DATA_N;
  298. u32 savePIPEA_DP_LINK_M;
  299. u32 savePIPEB_DP_LINK_M;
  300. u32 savePIPEA_DP_LINK_N;
  301. u32 savePIPEB_DP_LINK_N;
  302. struct {
  303. struct drm_mm gtt_space;
  304. struct io_mapping *gtt_mapping;
  305. int gtt_mtrr;
  306. /**
  307. * List of objects currently involved in rendering from the
  308. * ringbuffer.
  309. *
  310. * Includes buffers having the contents of their GPU caches
  311. * flushed, not necessarily primitives. last_rendering_seqno
  312. * represents when the rendering involved will be completed.
  313. *
  314. * A reference is held on the buffer while on this list.
  315. */
  316. spinlock_t active_list_lock;
  317. struct list_head active_list;
  318. /**
  319. * List of objects which are not in the ringbuffer but which
  320. * still have a write_domain which needs to be flushed before
  321. * unbinding.
  322. *
  323. * last_rendering_seqno is 0 while an object is in this list.
  324. *
  325. * A reference is held on the buffer while on this list.
  326. */
  327. struct list_head flushing_list;
  328. /**
  329. * LRU list of objects which are not in the ringbuffer and
  330. * are ready to unbind, but are still in the GTT.
  331. *
  332. * last_rendering_seqno is 0 while an object is in this list.
  333. *
  334. * A reference is not held on the buffer while on this list,
  335. * as merely being GTT-bound shouldn't prevent its being
  336. * freed, and we'll pull it off the list in the free path.
  337. */
  338. struct list_head inactive_list;
  339. /**
  340. * List of breadcrumbs associated with GPU requests currently
  341. * outstanding.
  342. */
  343. struct list_head request_list;
  344. /**
  345. * We leave the user IRQ off as much as possible,
  346. * but this means that requests will finish and never
  347. * be retired once the system goes idle. Set a timer to
  348. * fire periodically while the ring is running. When it
  349. * fires, go retire requests.
  350. */
  351. struct delayed_work retire_work;
  352. uint32_t next_gem_seqno;
  353. /**
  354. * Waiting sequence number, if any
  355. */
  356. uint32_t waiting_gem_seqno;
  357. /**
  358. * Last seq seen at irq time
  359. */
  360. uint32_t irq_gem_seqno;
  361. /**
  362. * Flag if the X Server, and thus DRM, is not currently in
  363. * control of the device.
  364. *
  365. * This is set between LeaveVT and EnterVT. It needs to be
  366. * replaced with a semaphore. It also needs to be
  367. * transitioned away from for kernel modesetting.
  368. */
  369. int suspended;
  370. /**
  371. * Flag if the hardware appears to be wedged.
  372. *
  373. * This is set when attempts to idle the device timeout.
  374. * It prevents command submission from occuring and makes
  375. * every pending request fail
  376. */
  377. int wedged;
  378. /** Bit 6 swizzling required for X tiling */
  379. uint32_t bit_6_swizzle_x;
  380. /** Bit 6 swizzling required for Y tiling */
  381. uint32_t bit_6_swizzle_y;
  382. /* storage for physical objects */
  383. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  384. } mm;
  385. struct sdvo_device_mapping sdvo_mappings[2];
  386. } drm_i915_private_t;
  387. /** driver private structure attached to each drm_gem_object */
  388. struct drm_i915_gem_object {
  389. struct drm_gem_object *obj;
  390. /** Current space allocated to this object in the GTT, if any. */
  391. struct drm_mm_node *gtt_space;
  392. /** This object's place on the active/flushing/inactive lists */
  393. struct list_head list;
  394. /**
  395. * This is set if the object is on the active or flushing lists
  396. * (has pending rendering), and is not set if it's on inactive (ready
  397. * to be unbound).
  398. */
  399. int active;
  400. /**
  401. * This is set if the object has been written to since last bound
  402. * to the GTT
  403. */
  404. int dirty;
  405. /** AGP memory structure for our GTT binding. */
  406. DRM_AGP_MEM *agp_mem;
  407. struct page **pages;
  408. int pages_refcount;
  409. /**
  410. * Current offset of the object in GTT space.
  411. *
  412. * This is the same as gtt_space->start
  413. */
  414. uint32_t gtt_offset;
  415. /**
  416. * Required alignment for the object
  417. */
  418. uint32_t gtt_alignment;
  419. /**
  420. * Fake offset for use by mmap(2)
  421. */
  422. uint64_t mmap_offset;
  423. /**
  424. * Fence register bits (if any) for this object. Will be set
  425. * as needed when mapped into the GTT.
  426. * Protected by dev->struct_mutex.
  427. */
  428. int fence_reg;
  429. /** How many users have pinned this object in GTT space */
  430. int pin_count;
  431. /** Breadcrumb of last rendering to the buffer. */
  432. uint32_t last_rendering_seqno;
  433. /** Current tiling mode for the object. */
  434. uint32_t tiling_mode;
  435. uint32_t stride;
  436. /** Record of address bit 17 of each page at last unbind. */
  437. long *bit_17;
  438. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  439. uint32_t agp_type;
  440. /**
  441. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  442. * flags which individual pages are valid.
  443. */
  444. uint8_t *page_cpu_valid;
  445. /** User space pin count and filp owning the pin */
  446. uint32_t user_pin_count;
  447. struct drm_file *pin_filp;
  448. /** for phy allocated objects */
  449. struct drm_i915_gem_phys_object *phys_obj;
  450. /**
  451. * Used for checking the object doesn't appear more than once
  452. * in an execbuffer object list.
  453. */
  454. int in_execbuffer;
  455. };
  456. /**
  457. * Request queue structure.
  458. *
  459. * The request queue allows us to note sequence numbers that have been emitted
  460. * and may be associated with active buffers to be retired.
  461. *
  462. * By keeping this list, we can avoid having to do questionable
  463. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  464. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  465. */
  466. struct drm_i915_gem_request {
  467. /** GEM sequence number associated with this request. */
  468. uint32_t seqno;
  469. /** Time at which this request was emitted, in jiffies. */
  470. unsigned long emitted_jiffies;
  471. /** global list entry for this request */
  472. struct list_head list;
  473. /** file_priv list entry for this request */
  474. struct list_head client_list;
  475. };
  476. struct drm_i915_file_private {
  477. struct {
  478. struct list_head request_list;
  479. } mm;
  480. };
  481. enum intel_chip_family {
  482. CHIP_I8XX = 0x01,
  483. CHIP_I9XX = 0x02,
  484. CHIP_I915 = 0x04,
  485. CHIP_I965 = 0x08,
  486. };
  487. extern struct drm_ioctl_desc i915_ioctls[];
  488. extern int i915_max_ioctl;
  489. extern unsigned int i915_fbpercrtc;
  490. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  491. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  492. /* i915_dma.c */
  493. extern void i915_kernel_lost_context(struct drm_device * dev);
  494. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  495. extern int i915_driver_unload(struct drm_device *);
  496. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  497. extern void i915_driver_lastclose(struct drm_device * dev);
  498. extern void i915_driver_preclose(struct drm_device *dev,
  499. struct drm_file *file_priv);
  500. extern void i915_driver_postclose(struct drm_device *dev,
  501. struct drm_file *file_priv);
  502. extern int i915_driver_device_is_agp(struct drm_device * dev);
  503. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  504. unsigned long arg);
  505. extern int i915_emit_box(struct drm_device *dev,
  506. struct drm_clip_rect *boxes,
  507. int i, int DR1, int DR4);
  508. /* i915_irq.c */
  509. extern int i915_irq_emit(struct drm_device *dev, void *data,
  510. struct drm_file *file_priv);
  511. extern int i915_irq_wait(struct drm_device *dev, void *data,
  512. struct drm_file *file_priv);
  513. void i915_user_irq_get(struct drm_device *dev);
  514. void i915_user_irq_put(struct drm_device *dev);
  515. extern void i915_enable_interrupt (struct drm_device *dev);
  516. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  517. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  518. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  519. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  520. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  521. struct drm_file *file_priv);
  522. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  523. struct drm_file *file_priv);
  524. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  525. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  526. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  527. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  528. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  529. struct drm_file *file_priv);
  530. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  531. void
  532. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  533. void
  534. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  535. /* i915_mem.c */
  536. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  537. struct drm_file *file_priv);
  538. extern int i915_mem_free(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv);
  540. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  541. struct drm_file *file_priv);
  542. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  543. struct drm_file *file_priv);
  544. extern void i915_mem_takedown(struct mem_block **heap);
  545. extern void i915_mem_release(struct drm_device * dev,
  546. struct drm_file *file_priv, struct mem_block *heap);
  547. /* i915_gem.c */
  548. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  549. struct drm_file *file_priv);
  550. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  551. struct drm_file *file_priv);
  552. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  553. struct drm_file *file_priv);
  554. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  555. struct drm_file *file_priv);
  556. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  557. struct drm_file *file_priv);
  558. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  559. struct drm_file *file_priv);
  560. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  561. struct drm_file *file_priv);
  562. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  563. struct drm_file *file_priv);
  564. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  565. struct drm_file *file_priv);
  566. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  567. struct drm_file *file_priv);
  568. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  569. struct drm_file *file_priv);
  570. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  571. struct drm_file *file_priv);
  572. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  573. struct drm_file *file_priv);
  574. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  575. struct drm_file *file_priv);
  576. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  577. struct drm_file *file_priv);
  578. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  579. struct drm_file *file_priv);
  580. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  581. struct drm_file *file_priv);
  582. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  583. struct drm_file *file_priv);
  584. void i915_gem_load(struct drm_device *dev);
  585. int i915_gem_init_object(struct drm_gem_object *obj);
  586. void i915_gem_free_object(struct drm_gem_object *obj);
  587. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  588. void i915_gem_object_unpin(struct drm_gem_object *obj);
  589. int i915_gem_object_unbind(struct drm_gem_object *obj);
  590. void i915_gem_release_mmap(struct drm_gem_object *obj);
  591. void i915_gem_lastclose(struct drm_device *dev);
  592. uint32_t i915_get_gem_seqno(struct drm_device *dev);
  593. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  594. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  595. void i915_gem_retire_requests(struct drm_device *dev);
  596. void i915_gem_retire_work_handler(struct work_struct *work);
  597. void i915_gem_clflush_object(struct drm_gem_object *obj);
  598. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  599. uint32_t read_domains,
  600. uint32_t write_domain);
  601. int i915_gem_init_ringbuffer(struct drm_device *dev);
  602. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  603. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  604. unsigned long end);
  605. int i915_gem_idle(struct drm_device *dev);
  606. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  607. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  608. int write);
  609. int i915_gem_attach_phys_object(struct drm_device *dev,
  610. struct drm_gem_object *obj, int id);
  611. void i915_gem_detach_phys_object(struct drm_device *dev,
  612. struct drm_gem_object *obj);
  613. void i915_gem_free_all_phys_object(struct drm_device *dev);
  614. int i915_gem_object_get_pages(struct drm_gem_object *obj);
  615. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  616. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  617. /* i915_gem_tiling.c */
  618. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  619. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  620. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  621. /* i915_gem_debug.c */
  622. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  623. const char *where, uint32_t mark);
  624. #if WATCH_INACTIVE
  625. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  626. #else
  627. #define i915_verify_inactive(dev, file, line)
  628. #endif
  629. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  630. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  631. const char *where, uint32_t mark);
  632. void i915_dump_lru(struct drm_device *dev, const char *where);
  633. /* i915_debugfs.c */
  634. int i915_gem_debugfs_init(struct drm_minor *minor);
  635. void i915_gem_debugfs_cleanup(struct drm_minor *minor);
  636. /* i915_suspend.c */
  637. extern int i915_save_state(struct drm_device *dev);
  638. extern int i915_restore_state(struct drm_device *dev);
  639. /* i915_suspend.c */
  640. extern int i915_save_state(struct drm_device *dev);
  641. extern int i915_restore_state(struct drm_device *dev);
  642. #ifdef CONFIG_ACPI
  643. /* i915_opregion.c */
  644. extern int intel_opregion_init(struct drm_device *dev, int resume);
  645. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  646. extern void opregion_asle_intr(struct drm_device *dev);
  647. extern void opregion_enable_asle(struct drm_device *dev);
  648. #else
  649. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  650. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  651. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  652. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  653. #endif
  654. /* modesetting */
  655. extern void intel_modeset_init(struct drm_device *dev);
  656. extern void intel_modeset_cleanup(struct drm_device *dev);
  657. /**
  658. * Lock test for when it's just for synchronization of ring access.
  659. *
  660. * In that case, we don't need to do it when GEM is initialized as nobody else
  661. * has access to the ring.
  662. */
  663. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  664. if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
  665. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  666. } while (0)
  667. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  668. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  669. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  670. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  671. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  672. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  673. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  674. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  675. #define POSTING_READ(reg) (void)I915_READ(reg)
  676. #define I915_VERBOSE 0
  677. #define RING_LOCALS unsigned int outring, ringmask, outcount; \
  678. volatile char *virt;
  679. #define BEGIN_LP_RING(n) do { \
  680. if (I915_VERBOSE) \
  681. DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
  682. if (dev_priv->ring.space < (n)*4) \
  683. i915_wait_ring(dev, (n)*4, __func__); \
  684. outcount = 0; \
  685. outring = dev_priv->ring.tail; \
  686. ringmask = dev_priv->ring.tail_mask; \
  687. virt = dev_priv->ring.virtual_start; \
  688. } while (0)
  689. #define OUT_RING(n) do { \
  690. if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  691. *(volatile unsigned int *)(virt + outring) = (n); \
  692. outcount++; \
  693. outring += 4; \
  694. outring &= ringmask; \
  695. } while (0)
  696. #define ADVANCE_LP_RING() do { \
  697. if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
  698. dev_priv->ring.tail = outring; \
  699. dev_priv->ring.space -= outcount * 4; \
  700. I915_WRITE(PRB0_TAIL, outring); \
  701. } while(0)
  702. /**
  703. * Reads a dword out of the status page, which is written to from the command
  704. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  705. * MI_STORE_DATA_IMM.
  706. *
  707. * The following dwords have a reserved meaning:
  708. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  709. * 0x04: ring 0 head pointer
  710. * 0x05: ring 1 head pointer (915-class)
  711. * 0x06: ring 2 head pointer (915-class)
  712. * 0x10-0x1b: Context status DWords (GM45)
  713. * 0x1f: Last written status offset. (GM45)
  714. *
  715. * The area from dword 0x20 to 0x3ff is available for driver usage.
  716. */
  717. #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
  718. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  719. #define I915_GEM_HWS_INDEX 0x20
  720. #define I915_BREADCRUMB_INDEX 0x21
  721. extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
  722. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  723. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  724. #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
  725. #define IS_I855(dev) ((dev)->pci_device == 0x3582)
  726. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  727. #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
  728. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  729. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  730. #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
  731. (dev)->pci_device == 0x27AE)
  732. #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
  733. (dev)->pci_device == 0x2982 || \
  734. (dev)->pci_device == 0x2992 || \
  735. (dev)->pci_device == 0x29A2 || \
  736. (dev)->pci_device == 0x2A02 || \
  737. (dev)->pci_device == 0x2A12 || \
  738. (dev)->pci_device == 0x2A42 || \
  739. (dev)->pci_device == 0x2E02 || \
  740. (dev)->pci_device == 0x2E12 || \
  741. (dev)->pci_device == 0x2E22 || \
  742. (dev)->pci_device == 0x2E32 || \
  743. (dev)->pci_device == 0x0042 || \
  744. (dev)->pci_device == 0x0046)
  745. #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
  746. (dev)->pci_device == 0x2A12)
  747. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  748. #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
  749. (dev)->pci_device == 0x2E12 || \
  750. (dev)->pci_device == 0x2E22 || \
  751. (dev)->pci_device == 0x2E32 || \
  752. IS_GM45(dev))
  753. #define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
  754. #define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
  755. #define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
  756. #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
  757. (dev)->pci_device == 0x29B2 || \
  758. (dev)->pci_device == 0x29D2 || \
  759. (IS_IGD(dev)))
  760. #define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
  761. #define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
  762. #define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
  763. #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
  764. IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
  765. IS_IGDNG(dev))
  766. #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
  767. IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
  768. IS_IGD(dev) || IS_IGDNG_M(dev))
  769. #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
  770. IS_IGDNG(dev))
  771. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  772. * rows, which changed the alignment requirements and fence programming.
  773. */
  774. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  775. IS_I915GM(dev)))
  776. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  777. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  778. #define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_I965G(dev))
  779. /* dsparb controlled by hw only */
  780. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
  781. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  782. #endif