mpc85xx_edac.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/slab.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ctype.h>
  17. #include <linux/io.h>
  18. #include <linux/mod_devicetable.h>
  19. #include <linux/edac.h>
  20. #include <linux/smp.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_device.h>
  23. #include "edac_module.h"
  24. #include "edac_core.h"
  25. #include "mpc85xx_edac.h"
  26. static int edac_dev_idx;
  27. static int edac_pci_idx;
  28. static int edac_mc_idx;
  29. static u32 orig_ddr_err_disable;
  30. static u32 orig_ddr_err_sbe;
  31. /*
  32. * PCI Err defines
  33. */
  34. #ifdef CONFIG_PCI
  35. static u32 orig_pci_err_cap_dr;
  36. static u32 orig_pci_err_en;
  37. #endif
  38. static u32 orig_l2_err_disable;
  39. static u32 orig_hid1[2];
  40. /************************ MC SYSFS parts ***********************************/
  41. static ssize_t mpc85xx_mc_inject_data_hi_show(struct mem_ctl_info *mci,
  42. char *data)
  43. {
  44. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  45. return sprintf(data, "0x%08x",
  46. in_be32(pdata->mc_vbase +
  47. MPC85XX_MC_DATA_ERR_INJECT_HI));
  48. }
  49. static ssize_t mpc85xx_mc_inject_data_lo_show(struct mem_ctl_info *mci,
  50. char *data)
  51. {
  52. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  53. return sprintf(data, "0x%08x",
  54. in_be32(pdata->mc_vbase +
  55. MPC85XX_MC_DATA_ERR_INJECT_LO));
  56. }
  57. static ssize_t mpc85xx_mc_inject_ctrl_show(struct mem_ctl_info *mci, char *data)
  58. {
  59. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  60. return sprintf(data, "0x%08x",
  61. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  62. }
  63. static ssize_t mpc85xx_mc_inject_data_hi_store(struct mem_ctl_info *mci,
  64. const char *data, size_t count)
  65. {
  66. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  67. if (isdigit(*data)) {
  68. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  69. simple_strtoul(data, NULL, 0));
  70. return count;
  71. }
  72. return 0;
  73. }
  74. static ssize_t mpc85xx_mc_inject_data_lo_store(struct mem_ctl_info *mci,
  75. const char *data, size_t count)
  76. {
  77. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  78. if (isdigit(*data)) {
  79. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  80. simple_strtoul(data, NULL, 0));
  81. return count;
  82. }
  83. return 0;
  84. }
  85. static ssize_t mpc85xx_mc_inject_ctrl_store(struct mem_ctl_info *mci,
  86. const char *data, size_t count)
  87. {
  88. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  89. if (isdigit(*data)) {
  90. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  91. simple_strtoul(data, NULL, 0));
  92. return count;
  93. }
  94. return 0;
  95. }
  96. static struct mcidev_sysfs_attribute mpc85xx_mc_sysfs_attributes[] = {
  97. {
  98. .attr = {
  99. .name = "inject_data_hi",
  100. .mode = (S_IRUGO | S_IWUSR)
  101. },
  102. .show = mpc85xx_mc_inject_data_hi_show,
  103. .store = mpc85xx_mc_inject_data_hi_store},
  104. {
  105. .attr = {
  106. .name = "inject_data_lo",
  107. .mode = (S_IRUGO | S_IWUSR)
  108. },
  109. .show = mpc85xx_mc_inject_data_lo_show,
  110. .store = mpc85xx_mc_inject_data_lo_store},
  111. {
  112. .attr = {
  113. .name = "inject_ctrl",
  114. .mode = (S_IRUGO | S_IWUSR)
  115. },
  116. .show = mpc85xx_mc_inject_ctrl_show,
  117. .store = mpc85xx_mc_inject_ctrl_store},
  118. /* End of list */
  119. {
  120. .attr = {.name = NULL}
  121. }
  122. };
  123. static void mpc85xx_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  124. {
  125. mci->mc_driver_sysfs_attributes = mpc85xx_mc_sysfs_attributes;
  126. }
  127. /**************************** PCI Err device ***************************/
  128. #ifdef CONFIG_PCI
  129. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  130. {
  131. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  132. u32 err_detect;
  133. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  134. /* master aborts can happen during PCI config cycles */
  135. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  136. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  137. return;
  138. }
  139. printk(KERN_ERR "PCI error(s) detected\n");
  140. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  141. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  142. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  143. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  144. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  145. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  146. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  147. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  148. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  149. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  150. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  151. /* clear error bits */
  152. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  153. if (err_detect & PCI_EDE_PERR_MASK)
  154. edac_pci_handle_pe(pci, pci->ctl_name);
  155. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  156. edac_pci_handle_npe(pci, pci->ctl_name);
  157. }
  158. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  159. {
  160. struct edac_pci_ctl_info *pci = dev_id;
  161. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  162. u32 err_detect;
  163. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  164. if (!err_detect)
  165. return IRQ_NONE;
  166. mpc85xx_pci_check(pci);
  167. return IRQ_HANDLED;
  168. }
  169. static int __devinit mpc85xx_pci_err_probe(struct of_device *op,
  170. const struct of_device_id *match)
  171. {
  172. struct edac_pci_ctl_info *pci;
  173. struct mpc85xx_pci_pdata *pdata;
  174. struct resource r;
  175. int res = 0;
  176. if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  177. return -ENOMEM;
  178. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  179. if (!pci)
  180. return -ENOMEM;
  181. pdata = pci->pvt_info;
  182. pdata->name = "mpc85xx_pci_err";
  183. pdata->irq = NO_IRQ;
  184. dev_set_drvdata(&op->dev, pci);
  185. pci->dev = &op->dev;
  186. pci->mod_name = EDAC_MOD_STR;
  187. pci->ctl_name = pdata->name;
  188. pci->dev_name = dev_name(&op->dev);
  189. if (edac_op_state == EDAC_OPSTATE_POLL)
  190. pci->edac_check = mpc85xx_pci_check;
  191. pdata->edac_idx = edac_pci_idx++;
  192. res = of_address_to_resource(op->node, 0, &r);
  193. if (res) {
  194. printk(KERN_ERR "%s: Unable to get resource for "
  195. "PCI err regs\n", __func__);
  196. goto err;
  197. }
  198. /* we only need the error registers */
  199. r.start += 0xe00;
  200. if (!devm_request_mem_region(&op->dev, r.start,
  201. r.end - r.start + 1, pdata->name)) {
  202. printk(KERN_ERR "%s: Error while requesting mem region\n",
  203. __func__);
  204. res = -EBUSY;
  205. goto err;
  206. }
  207. pdata->pci_vbase = devm_ioremap(&op->dev, r.start,
  208. r.end - r.start + 1);
  209. if (!pdata->pci_vbase) {
  210. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  211. res = -ENOMEM;
  212. goto err;
  213. }
  214. orig_pci_err_cap_dr =
  215. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  216. /* PCI master abort is expected during config cycles */
  217. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  218. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  219. /* disable master abort reporting */
  220. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  221. /* clear error bits */
  222. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  223. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  224. debugf3("%s(): failed edac_pci_add_device()\n", __func__);
  225. goto err;
  226. }
  227. if (edac_op_state == EDAC_OPSTATE_INT) {
  228. pdata->irq = irq_of_parse_and_map(op->node, 0);
  229. res = devm_request_irq(&op->dev, pdata->irq,
  230. mpc85xx_pci_isr, IRQF_DISABLED,
  231. "[EDAC] PCI err", pci);
  232. if (res < 0) {
  233. printk(KERN_ERR
  234. "%s: Unable to requiest irq %d for "
  235. "MPC85xx PCI err\n", __func__, pdata->irq);
  236. irq_dispose_mapping(pdata->irq);
  237. res = -ENODEV;
  238. goto err2;
  239. }
  240. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  241. pdata->irq);
  242. }
  243. devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
  244. debugf3("%s(): success\n", __func__);
  245. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  246. return 0;
  247. err2:
  248. edac_pci_del_device(&op->dev);
  249. err:
  250. edac_pci_free_ctl_info(pci);
  251. devres_release_group(&op->dev, mpc85xx_pci_err_probe);
  252. return res;
  253. }
  254. static int mpc85xx_pci_err_remove(struct of_device *op)
  255. {
  256. struct edac_pci_ctl_info *pci = dev_get_drvdata(&op->dev);
  257. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  258. debugf0("%s()\n", __func__);
  259. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR,
  260. orig_pci_err_cap_dr);
  261. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);
  262. edac_pci_del_device(pci->dev);
  263. if (edac_op_state == EDAC_OPSTATE_INT)
  264. irq_dispose_mapping(pdata->irq);
  265. edac_pci_free_ctl_info(pci);
  266. return 0;
  267. }
  268. static struct of_device_id mpc85xx_pci_err_of_match[] = {
  269. {
  270. .compatible = "fsl,mpc8540-pcix",
  271. },
  272. {
  273. .compatible = "fsl,mpc8540-pci",
  274. },
  275. {},
  276. };
  277. static struct of_platform_driver mpc85xx_pci_err_driver = {
  278. .owner = THIS_MODULE,
  279. .name = "mpc85xx_pci_err",
  280. .match_table = mpc85xx_pci_err_of_match,
  281. .probe = mpc85xx_pci_err_probe,
  282. .remove = __devexit_p(mpc85xx_pci_err_remove),
  283. .driver = {
  284. .name = "mpc85xx_pci_err",
  285. .owner = THIS_MODULE,
  286. },
  287. };
  288. #endif /* CONFIG_PCI */
  289. /**************************** L2 Err device ***************************/
  290. /************************ L2 SYSFS parts ***********************************/
  291. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  292. *edac_dev, char *data)
  293. {
  294. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  295. return sprintf(data, "0x%08x",
  296. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  297. }
  298. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  299. *edac_dev, char *data)
  300. {
  301. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  302. return sprintf(data, "0x%08x",
  303. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  304. }
  305. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  306. *edac_dev, char *data)
  307. {
  308. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  309. return sprintf(data, "0x%08x",
  310. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  311. }
  312. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  313. *edac_dev, const char *data,
  314. size_t count)
  315. {
  316. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  317. if (isdigit(*data)) {
  318. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  319. simple_strtoul(data, NULL, 0));
  320. return count;
  321. }
  322. return 0;
  323. }
  324. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  325. *edac_dev, const char *data,
  326. size_t count)
  327. {
  328. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  329. if (isdigit(*data)) {
  330. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  331. simple_strtoul(data, NULL, 0));
  332. return count;
  333. }
  334. return 0;
  335. }
  336. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  337. *edac_dev, const char *data,
  338. size_t count)
  339. {
  340. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  341. if (isdigit(*data)) {
  342. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  343. simple_strtoul(data, NULL, 0));
  344. return count;
  345. }
  346. return 0;
  347. }
  348. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  349. {
  350. .attr = {
  351. .name = "inject_data_hi",
  352. .mode = (S_IRUGO | S_IWUSR)
  353. },
  354. .show = mpc85xx_l2_inject_data_hi_show,
  355. .store = mpc85xx_l2_inject_data_hi_store},
  356. {
  357. .attr = {
  358. .name = "inject_data_lo",
  359. .mode = (S_IRUGO | S_IWUSR)
  360. },
  361. .show = mpc85xx_l2_inject_data_lo_show,
  362. .store = mpc85xx_l2_inject_data_lo_store},
  363. {
  364. .attr = {
  365. .name = "inject_ctrl",
  366. .mode = (S_IRUGO | S_IWUSR)
  367. },
  368. .show = mpc85xx_l2_inject_ctrl_show,
  369. .store = mpc85xx_l2_inject_ctrl_store},
  370. /* End of list */
  371. {
  372. .attr = {.name = NULL}
  373. }
  374. };
  375. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  376. *edac_dev)
  377. {
  378. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  379. }
  380. /***************************** L2 ops ***********************************/
  381. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  382. {
  383. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  384. u32 err_detect;
  385. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  386. if (!(err_detect & L2_EDE_MASK))
  387. return;
  388. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  389. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  390. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  391. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  392. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  393. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  394. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  395. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  396. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  397. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  398. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  399. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  400. /* clear error detect register */
  401. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  402. if (err_detect & L2_EDE_CE_MASK)
  403. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  404. if (err_detect & L2_EDE_UE_MASK)
  405. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  406. }
  407. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  408. {
  409. struct edac_device_ctl_info *edac_dev = dev_id;
  410. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  411. u32 err_detect;
  412. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  413. if (!(err_detect & L2_EDE_MASK))
  414. return IRQ_NONE;
  415. mpc85xx_l2_check(edac_dev);
  416. return IRQ_HANDLED;
  417. }
  418. static int __devinit mpc85xx_l2_err_probe(struct of_device *op,
  419. const struct of_device_id *match)
  420. {
  421. struct edac_device_ctl_info *edac_dev;
  422. struct mpc85xx_l2_pdata *pdata;
  423. struct resource r;
  424. int res;
  425. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  426. return -ENOMEM;
  427. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  428. "cpu", 1, "L", 1, 2, NULL, 0,
  429. edac_dev_idx);
  430. if (!edac_dev) {
  431. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  432. return -ENOMEM;
  433. }
  434. pdata = edac_dev->pvt_info;
  435. pdata->name = "mpc85xx_l2_err";
  436. pdata->irq = NO_IRQ;
  437. edac_dev->dev = &op->dev;
  438. dev_set_drvdata(edac_dev->dev, edac_dev);
  439. edac_dev->ctl_name = pdata->name;
  440. edac_dev->dev_name = pdata->name;
  441. res = of_address_to_resource(op->node, 0, &r);
  442. if (res) {
  443. printk(KERN_ERR "%s: Unable to get resource for "
  444. "L2 err regs\n", __func__);
  445. goto err;
  446. }
  447. /* we only need the error registers */
  448. r.start += 0xe00;
  449. if (!devm_request_mem_region(&op->dev, r.start,
  450. r.end - r.start + 1, pdata->name)) {
  451. printk(KERN_ERR "%s: Error while requesting mem region\n",
  452. __func__);
  453. res = -EBUSY;
  454. goto err;
  455. }
  456. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  457. if (!pdata->l2_vbase) {
  458. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  459. res = -ENOMEM;
  460. goto err;
  461. }
  462. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  463. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  464. /* clear the err_dis */
  465. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  466. edac_dev->mod_name = EDAC_MOD_STR;
  467. if (edac_op_state == EDAC_OPSTATE_POLL)
  468. edac_dev->edac_check = mpc85xx_l2_check;
  469. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  470. pdata->edac_idx = edac_dev_idx++;
  471. if (edac_device_add_device(edac_dev) > 0) {
  472. debugf3("%s(): failed edac_device_add_device()\n", __func__);
  473. goto err;
  474. }
  475. if (edac_op_state == EDAC_OPSTATE_INT) {
  476. pdata->irq = irq_of_parse_and_map(op->node, 0);
  477. res = devm_request_irq(&op->dev, pdata->irq,
  478. mpc85xx_l2_isr, IRQF_DISABLED,
  479. "[EDAC] L2 err", edac_dev);
  480. if (res < 0) {
  481. printk(KERN_ERR
  482. "%s: Unable to requiest irq %d for "
  483. "MPC85xx L2 err\n", __func__, pdata->irq);
  484. irq_dispose_mapping(pdata->irq);
  485. res = -ENODEV;
  486. goto err2;
  487. }
  488. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  489. pdata->irq);
  490. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  491. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  492. }
  493. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  494. debugf3("%s(): success\n", __func__);
  495. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  496. return 0;
  497. err2:
  498. edac_device_del_device(&op->dev);
  499. err:
  500. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  501. edac_device_free_ctl_info(edac_dev);
  502. return res;
  503. }
  504. static int mpc85xx_l2_err_remove(struct of_device *op)
  505. {
  506. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  507. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  508. debugf0("%s()\n", __func__);
  509. if (edac_op_state == EDAC_OPSTATE_INT) {
  510. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  511. irq_dispose_mapping(pdata->irq);
  512. }
  513. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  514. edac_device_del_device(&op->dev);
  515. edac_device_free_ctl_info(edac_dev);
  516. return 0;
  517. }
  518. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  519. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  520. { .compatible = "fsl,8540-l2-cache-controller", },
  521. { .compatible = "fsl,8541-l2-cache-controller", },
  522. { .compatible = "fsl,8544-l2-cache-controller", },
  523. { .compatible = "fsl,8548-l2-cache-controller", },
  524. { .compatible = "fsl,8555-l2-cache-controller", },
  525. { .compatible = "fsl,8568-l2-cache-controller", },
  526. { .compatible = "fsl,mpc8536-l2-cache-controller", },
  527. { .compatible = "fsl,mpc8540-l2-cache-controller", },
  528. { .compatible = "fsl,mpc8541-l2-cache-controller", },
  529. { .compatible = "fsl,mpc8544-l2-cache-controller", },
  530. { .compatible = "fsl,mpc8548-l2-cache-controller", },
  531. { .compatible = "fsl,mpc8555-l2-cache-controller", },
  532. { .compatible = "fsl,mpc8560-l2-cache-controller", },
  533. { .compatible = "fsl,mpc8568-l2-cache-controller", },
  534. { .compatible = "fsl,mpc8572-l2-cache-controller", },
  535. {},
  536. };
  537. static struct of_platform_driver mpc85xx_l2_err_driver = {
  538. .owner = THIS_MODULE,
  539. .name = "mpc85xx_l2_err",
  540. .match_table = mpc85xx_l2_err_of_match,
  541. .probe = mpc85xx_l2_err_probe,
  542. .remove = mpc85xx_l2_err_remove,
  543. .driver = {
  544. .name = "mpc85xx_l2_err",
  545. .owner = THIS_MODULE,
  546. },
  547. };
  548. /**************************** MC Err device ***************************/
  549. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  550. {
  551. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  552. struct csrow_info *csrow;
  553. u32 err_detect;
  554. u32 syndrome;
  555. u32 err_addr;
  556. u32 pfn;
  557. int row_index;
  558. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  559. if (!err_detect)
  560. return;
  561. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  562. err_detect);
  563. /* no more processing if not ECC bit errors */
  564. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  565. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  566. return;
  567. }
  568. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  569. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  570. pfn = err_addr >> PAGE_SHIFT;
  571. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  572. csrow = &mci->csrows[row_index];
  573. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  574. break;
  575. }
  576. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data High: %#8.8x\n",
  577. in_be32(pdata->mc_vbase +
  578. MPC85XX_MC_CAPTURE_DATA_HI));
  579. mpc85xx_mc_printk(mci, KERN_ERR, "Capture Data Low: %#8.8x\n",
  580. in_be32(pdata->mc_vbase +
  581. MPC85XX_MC_CAPTURE_DATA_LO));
  582. mpc85xx_mc_printk(mci, KERN_ERR, "syndrome: %#8.8x\n", syndrome);
  583. mpc85xx_mc_printk(mci, KERN_ERR, "err addr: %#8.8x\n", err_addr);
  584. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  585. /* we are out of range */
  586. if (row_index == mci->nr_csrows)
  587. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  588. if (err_detect & DDR_EDE_SBE)
  589. edac_mc_handle_ce(mci, pfn, err_addr & PAGE_MASK,
  590. syndrome, row_index, 0, mci->ctl_name);
  591. if (err_detect & DDR_EDE_MBE)
  592. edac_mc_handle_ue(mci, pfn, err_addr & PAGE_MASK,
  593. row_index, mci->ctl_name);
  594. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  595. }
  596. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  597. {
  598. struct mem_ctl_info *mci = dev_id;
  599. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  600. u32 err_detect;
  601. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  602. if (!err_detect)
  603. return IRQ_NONE;
  604. mpc85xx_mc_check(mci);
  605. return IRQ_HANDLED;
  606. }
  607. static void __devinit mpc85xx_init_csrows(struct mem_ctl_info *mci)
  608. {
  609. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  610. struct csrow_info *csrow;
  611. u32 sdram_ctl;
  612. u32 sdtype;
  613. enum mem_type mtype;
  614. u32 cs_bnds;
  615. int index;
  616. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  617. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  618. if (sdram_ctl & DSC_RD_EN) {
  619. switch (sdtype) {
  620. case DSC_SDTYPE_DDR:
  621. mtype = MEM_RDDR;
  622. break;
  623. case DSC_SDTYPE_DDR2:
  624. mtype = MEM_RDDR2;
  625. break;
  626. case DSC_SDTYPE_DDR3:
  627. mtype = MEM_RDDR3;
  628. break;
  629. default:
  630. mtype = MEM_UNKNOWN;
  631. break;
  632. }
  633. } else {
  634. switch (sdtype) {
  635. case DSC_SDTYPE_DDR:
  636. mtype = MEM_DDR;
  637. break;
  638. case DSC_SDTYPE_DDR2:
  639. mtype = MEM_DDR2;
  640. break;
  641. case DSC_SDTYPE_DDR3:
  642. mtype = MEM_DDR3;
  643. break;
  644. default:
  645. mtype = MEM_UNKNOWN;
  646. break;
  647. }
  648. }
  649. for (index = 0; index < mci->nr_csrows; index++) {
  650. u32 start;
  651. u32 end;
  652. csrow = &mci->csrows[index];
  653. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  654. (index * MPC85XX_MC_CS_BNDS_OFS));
  655. start = (cs_bnds & 0xfff0000) << 4;
  656. end = ((cs_bnds & 0xfff) << 20);
  657. if (start)
  658. start |= 0xfffff;
  659. if (end)
  660. end |= 0xfffff;
  661. if (start == end)
  662. continue; /* not populated */
  663. csrow->first_page = start >> PAGE_SHIFT;
  664. csrow->last_page = end >> PAGE_SHIFT;
  665. csrow->nr_pages = csrow->last_page + 1 - csrow->first_page;
  666. csrow->grain = 8;
  667. csrow->mtype = mtype;
  668. csrow->dtype = DEV_UNKNOWN;
  669. if (sdram_ctl & DSC_X32_EN)
  670. csrow->dtype = DEV_X32;
  671. csrow->edac_mode = EDAC_SECDED;
  672. }
  673. }
  674. static int __devinit mpc85xx_mc_err_probe(struct of_device *op,
  675. const struct of_device_id *match)
  676. {
  677. struct mem_ctl_info *mci;
  678. struct mpc85xx_mc_pdata *pdata;
  679. struct resource r;
  680. u32 sdram_ctl;
  681. int res;
  682. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  683. return -ENOMEM;
  684. mci = edac_mc_alloc(sizeof(*pdata), 4, 1, edac_mc_idx);
  685. if (!mci) {
  686. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  687. return -ENOMEM;
  688. }
  689. pdata = mci->pvt_info;
  690. pdata->name = "mpc85xx_mc_err";
  691. pdata->irq = NO_IRQ;
  692. mci->dev = &op->dev;
  693. pdata->edac_idx = edac_mc_idx++;
  694. dev_set_drvdata(mci->dev, mci);
  695. mci->ctl_name = pdata->name;
  696. mci->dev_name = pdata->name;
  697. res = of_address_to_resource(op->node, 0, &r);
  698. if (res) {
  699. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  700. __func__);
  701. goto err;
  702. }
  703. if (!devm_request_mem_region(&op->dev, r.start,
  704. r.end - r.start + 1, pdata->name)) {
  705. printk(KERN_ERR "%s: Error while requesting mem region\n",
  706. __func__);
  707. res = -EBUSY;
  708. goto err;
  709. }
  710. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  711. if (!pdata->mc_vbase) {
  712. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  713. res = -ENOMEM;
  714. goto err;
  715. }
  716. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  717. if (!(sdram_ctl & DSC_ECC_EN)) {
  718. /* no ECC */
  719. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  720. res = -ENODEV;
  721. goto err;
  722. }
  723. debugf3("%s(): init mci\n", __func__);
  724. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  725. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  726. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  727. mci->edac_cap = EDAC_FLAG_SECDED;
  728. mci->mod_name = EDAC_MOD_STR;
  729. mci->mod_ver = MPC85XX_REVISION;
  730. if (edac_op_state == EDAC_OPSTATE_POLL)
  731. mci->edac_check = mpc85xx_mc_check;
  732. mci->ctl_page_to_phys = NULL;
  733. mci->scrub_mode = SCRUB_SW_SRC;
  734. mpc85xx_set_mc_sysfs_attributes(mci);
  735. mpc85xx_init_csrows(mci);
  736. #ifdef CONFIG_EDAC_DEBUG
  737. edac_mc_register_mcidev_debug((struct attribute **)debug_attr);
  738. #endif
  739. /* store the original error disable bits */
  740. orig_ddr_err_disable =
  741. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  742. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  743. /* clear all error bits */
  744. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  745. if (edac_mc_add_mc(mci)) {
  746. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  747. goto err;
  748. }
  749. if (edac_op_state == EDAC_OPSTATE_INT) {
  750. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  751. DDR_EIE_MBEE | DDR_EIE_SBEE);
  752. /* store the original error management threshold */
  753. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  754. MPC85XX_MC_ERR_SBE) & 0xff0000;
  755. /* set threshold to 1 error per interrupt */
  756. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  757. /* register interrupts */
  758. pdata->irq = irq_of_parse_and_map(op->node, 0);
  759. res = devm_request_irq(&op->dev, pdata->irq,
  760. mpc85xx_mc_isr,
  761. IRQF_DISABLED | IRQF_SHARED,
  762. "[EDAC] MC err", mci);
  763. if (res < 0) {
  764. printk(KERN_ERR "%s: Unable to request irq %d for "
  765. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  766. irq_dispose_mapping(pdata->irq);
  767. res = -ENODEV;
  768. goto err2;
  769. }
  770. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  771. pdata->irq);
  772. }
  773. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  774. debugf3("%s(): success\n", __func__);
  775. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  776. return 0;
  777. err2:
  778. edac_mc_del_mc(&op->dev);
  779. err:
  780. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  781. edac_mc_free(mci);
  782. return res;
  783. }
  784. static int mpc85xx_mc_err_remove(struct of_device *op)
  785. {
  786. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  787. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  788. debugf0("%s()\n", __func__);
  789. if (edac_op_state == EDAC_OPSTATE_INT) {
  790. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  791. irq_dispose_mapping(pdata->irq);
  792. }
  793. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  794. orig_ddr_err_disable);
  795. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  796. edac_mc_del_mc(&op->dev);
  797. edac_mc_free(mci);
  798. return 0;
  799. }
  800. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  801. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  802. { .compatible = "fsl,8540-memory-controller", },
  803. { .compatible = "fsl,8541-memory-controller", },
  804. { .compatible = "fsl,8544-memory-controller", },
  805. { .compatible = "fsl,8548-memory-controller", },
  806. { .compatible = "fsl,8555-memory-controller", },
  807. { .compatible = "fsl,8568-memory-controller", },
  808. { .compatible = "fsl,mpc8536-memory-controller", },
  809. { .compatible = "fsl,mpc8540-memory-controller", },
  810. { .compatible = "fsl,mpc8541-memory-controller", },
  811. { .compatible = "fsl,mpc8544-memory-controller", },
  812. { .compatible = "fsl,mpc8548-memory-controller", },
  813. { .compatible = "fsl,mpc8555-memory-controller", },
  814. { .compatible = "fsl,mpc8560-memory-controller", },
  815. { .compatible = "fsl,mpc8568-memory-controller", },
  816. { .compatible = "fsl,mpc8572-memory-controller", },
  817. {},
  818. };
  819. static struct of_platform_driver mpc85xx_mc_err_driver = {
  820. .owner = THIS_MODULE,
  821. .name = "mpc85xx_mc_err",
  822. .match_table = mpc85xx_mc_err_of_match,
  823. .probe = mpc85xx_mc_err_probe,
  824. .remove = mpc85xx_mc_err_remove,
  825. .driver = {
  826. .name = "mpc85xx_mc_err",
  827. .owner = THIS_MODULE,
  828. },
  829. };
  830. static void __init mpc85xx_mc_clear_rfxe(void *data)
  831. {
  832. orig_hid1[smp_processor_id()] = mfspr(SPRN_HID1);
  833. mtspr(SPRN_HID1, (orig_hid1[smp_processor_id()] & ~0x20000));
  834. }
  835. static int __init mpc85xx_mc_init(void)
  836. {
  837. int res = 0;
  838. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  839. "(C) 2006 Montavista Software\n");
  840. /* make sure error reporting method is sane */
  841. switch (edac_op_state) {
  842. case EDAC_OPSTATE_POLL:
  843. case EDAC_OPSTATE_INT:
  844. break;
  845. default:
  846. edac_op_state = EDAC_OPSTATE_INT;
  847. break;
  848. }
  849. res = of_register_platform_driver(&mpc85xx_mc_err_driver);
  850. if (res)
  851. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  852. res = of_register_platform_driver(&mpc85xx_l2_err_driver);
  853. if (res)
  854. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  855. #ifdef CONFIG_PCI
  856. res = of_register_platform_driver(&mpc85xx_pci_err_driver);
  857. if (res)
  858. printk(KERN_WARNING EDAC_MOD_STR "PCI fails to register\n");
  859. #endif
  860. /*
  861. * need to clear HID1[RFXE] to disable machine check int
  862. * so we can catch it
  863. */
  864. if (edac_op_state == EDAC_OPSTATE_INT)
  865. on_each_cpu(mpc85xx_mc_clear_rfxe, NULL, 0);
  866. return 0;
  867. }
  868. module_init(mpc85xx_mc_init);
  869. static void __exit mpc85xx_mc_restore_hid1(void *data)
  870. {
  871. mtspr(SPRN_HID1, orig_hid1[smp_processor_id()]);
  872. }
  873. static void __exit mpc85xx_mc_exit(void)
  874. {
  875. on_each_cpu(mpc85xx_mc_restore_hid1, NULL, 0);
  876. #ifdef CONFIG_PCI
  877. of_unregister_platform_driver(&mpc85xx_pci_err_driver);
  878. #endif
  879. of_unregister_platform_driver(&mpc85xx_l2_err_driver);
  880. of_unregister_platform_driver(&mpc85xx_mc_err_driver);
  881. }
  882. module_exit(mpc85xx_mc_exit);
  883. MODULE_LICENSE("GPL");
  884. MODULE_AUTHOR("Montavista Software, Inc.");
  885. module_param(edac_op_state, int, 0444);
  886. MODULE_PARM_DESC(edac_op_state,
  887. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");