amd64_edac.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644
  1. /*
  2. * AMD64 class Memory Controller kernel module
  3. *
  4. * Copyright (c) 2009 SoftwareBitMaker.
  5. * Copyright (c) 2009 Advanced Micro Devices, Inc.
  6. *
  7. * This file may be distributed under the terms of the
  8. * GNU General Public License.
  9. *
  10. * Originally Written by Thayne Harbaugh
  11. *
  12. * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
  13. * - K8 CPU Revision D and greater support
  14. *
  15. * Changes by Dave Peterson <dsp@llnl.gov> <dave_peterson@pobox.com>:
  16. * - Module largely rewritten, with new (and hopefully correct)
  17. * code for dealing with node and chip select interleaving,
  18. * various code cleanup, and bug fixes
  19. * - Added support for memory hoisting using DRAM hole address
  20. * register
  21. *
  22. * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
  23. * -K8 Rev (1207) revision support added, required Revision
  24. * specific mini-driver code to support Rev F as well as
  25. * prior revisions
  26. *
  27. * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
  28. * -Family 10h revision support added. New PCI Device IDs,
  29. * indicating new changes. Actual registers modified
  30. * were slight, less than the Rev E to Rev F transition
  31. * but changing the PCI Device ID was the proper thing to
  32. * do, as it provides for almost automactic family
  33. * detection. The mods to Rev F required more family
  34. * information detection.
  35. *
  36. * Changes/Fixes by Borislav Petkov <borislav.petkov@amd.com>:
  37. * - misc fixes and code cleanups
  38. *
  39. * This module is based on the following documents
  40. * (available from http://www.amd.com/):
  41. *
  42. * Title: BIOS and Kernel Developer's Guide for AMD Athlon 64 and AMD
  43. * Opteron Processors
  44. * AMD publication #: 26094
  45. *` Revision: 3.26
  46. *
  47. * Title: BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh
  48. * Processors
  49. * AMD publication #: 32559
  50. * Revision: 3.00
  51. * Issue Date: May 2006
  52. *
  53. * Title: BIOS and Kernel Developer's Guide (BKDG) For AMD Family 10h
  54. * Processors
  55. * AMD publication #: 31116
  56. * Revision: 3.00
  57. * Issue Date: September 07, 2007
  58. *
  59. * Sections in the first 2 documents are no longer in sync with each other.
  60. * The Family 10h BKDG was totally re-written from scratch with a new
  61. * presentation model.
  62. * Therefore, comments that refer to a Document section might be off.
  63. */
  64. #include <linux/module.h>
  65. #include <linux/ctype.h>
  66. #include <linux/init.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/slab.h>
  70. #include <linux/mmzone.h>
  71. #include <linux/edac.h>
  72. #include <asm/msr.h>
  73. #include "edac_core.h"
  74. #define amd64_printk(level, fmt, arg...) \
  75. edac_printk(level, "amd64", fmt, ##arg)
  76. #define amd64_mc_printk(mci, level, fmt, arg...) \
  77. edac_mc_chipset_printk(mci, level, "amd64", fmt, ##arg)
  78. /*
  79. * Throughout the comments in this code, the following terms are used:
  80. *
  81. * SysAddr, DramAddr, and InputAddr
  82. *
  83. * These terms come directly from the amd64 documentation
  84. * (AMD publication #26094). They are defined as follows:
  85. *
  86. * SysAddr:
  87. * This is a physical address generated by a CPU core or a device
  88. * doing DMA. If generated by a CPU core, a SysAddr is the result of
  89. * a virtual to physical address translation by the CPU core's address
  90. * translation mechanism (MMU).
  91. *
  92. * DramAddr:
  93. * A DramAddr is derived from a SysAddr by subtracting an offset that
  94. * depends on which node the SysAddr maps to and whether the SysAddr
  95. * is within a range affected by memory hoisting. The DRAM Base
  96. * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
  97. * determine which node a SysAddr maps to.
  98. *
  99. * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
  100. * is within the range of addresses specified by this register, then
  101. * a value x from the DHAR is subtracted from the SysAddr to produce a
  102. * DramAddr. Here, x represents the base address for the node that
  103. * the SysAddr maps to plus an offset due to memory hoisting. See
  104. * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
  105. * sys_addr_to_dram_addr() below for more information.
  106. *
  107. * If the SysAddr is not affected by the DHAR then a value y is
  108. * subtracted from the SysAddr to produce a DramAddr. Here, y is the
  109. * base address for the node that the SysAddr maps to. See section
  110. * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
  111. * information.
  112. *
  113. * InputAddr:
  114. * A DramAddr is translated to an InputAddr before being passed to the
  115. * memory controller for the node that the DramAddr is associated
  116. * with. The memory controller then maps the InputAddr to a csrow.
  117. * If node interleaving is not in use, then the InputAddr has the same
  118. * value as the DramAddr. Otherwise, the InputAddr is produced by
  119. * discarding the bits used for node interleaving from the DramAddr.
  120. * See section 3.4.4 for more information.
  121. *
  122. * The memory controller for a given node uses its DRAM CS Base and
  123. * DRAM CS Mask registers to map an InputAddr to a csrow. See
  124. * sections 3.5.4 and 3.5.5 for more information.
  125. */
  126. #define EDAC_AMD64_VERSION " Ver: 3.2.0 " __DATE__
  127. #define EDAC_MOD_STR "amd64_edac"
  128. /* Extended Model from CPUID, for CPU Revision numbers */
  129. #define OPTERON_CPU_LE_REV_C 0
  130. #define OPTERON_CPU_REV_D 1
  131. #define OPTERON_CPU_REV_E 2
  132. /* NPT processors have the following Extended Models */
  133. #define OPTERON_CPU_REV_F 4
  134. #define OPTERON_CPU_REV_FA 5
  135. /* Hardware limit on ChipSelect rows per MC and processors per system */
  136. #define CHIPSELECT_COUNT 8
  137. #define DRAM_REG_COUNT 8
  138. /*
  139. * PCI-defined configuration space registers
  140. */
  141. /*
  142. * Function 1 - Address Map
  143. */
  144. #define K8_DRAM_BASE_LOW 0x40
  145. #define K8_DRAM_LIMIT_LOW 0x44
  146. #define K8_DHAR 0xf0
  147. #define DHAR_VALID BIT(0)
  148. #define F10_DRAM_MEM_HOIST_VALID BIT(1)
  149. #define DHAR_BASE_MASK 0xff000000
  150. #define dhar_base(dhar) (dhar & DHAR_BASE_MASK)
  151. #define K8_DHAR_OFFSET_MASK 0x0000ff00
  152. #define k8_dhar_offset(dhar) ((dhar & K8_DHAR_OFFSET_MASK) << 16)
  153. #define F10_DHAR_OFFSET_MASK 0x0000ff80
  154. /* NOTE: Extra mask bit vs K8 */
  155. #define f10_dhar_offset(dhar) ((dhar & F10_DHAR_OFFSET_MASK) << 16)
  156. /* F10 High BASE/LIMIT registers */
  157. #define F10_DRAM_BASE_HIGH 0x140
  158. #define F10_DRAM_LIMIT_HIGH 0x144
  159. /*
  160. * Function 2 - DRAM controller
  161. */
  162. #define K8_DCSB0 0x40
  163. #define F10_DCSB1 0x140
  164. #define K8_DCSB_CS_ENABLE BIT(0)
  165. #define K8_DCSB_NPT_SPARE BIT(1)
  166. #define K8_DCSB_NPT_TESTFAIL BIT(2)
  167. /*
  168. * REV E: select [31:21] and [15:9] from DCSB and the shift amount to form
  169. * the address
  170. */
  171. #define REV_E_DCSB_BASE_BITS (0xFFE0FE00ULL)
  172. #define REV_E_DCS_SHIFT 4
  173. #define REV_E_DCSM_COUNT 8
  174. #define REV_F_F1Xh_DCSB_BASE_BITS (0x1FF83FE0ULL)
  175. #define REV_F_F1Xh_DCS_SHIFT 8
  176. /*
  177. * REV F and later: selects [28:19] and [13:5] from DCSB and the shift amount
  178. * to form the address
  179. */
  180. #define REV_F_DCSB_BASE_BITS (0x1FF83FE0ULL)
  181. #define REV_F_DCS_SHIFT 8
  182. #define REV_F_DCSM_COUNT 4
  183. #define F10_DCSM_COUNT 4
  184. #define F11_DCSM_COUNT 2
  185. /* DRAM CS Mask Registers */
  186. #define K8_DCSM0 0x60
  187. #define F10_DCSM1 0x160
  188. /* REV E: select [29:21] and [15:9] from DCSM */
  189. #define REV_E_DCSM_MASK_BITS 0x3FE0FE00
  190. /* unused bits [24:20] and [12:0] */
  191. #define REV_E_DCS_NOTUSED_BITS 0x01F01FFF
  192. /* REV F and later: select [28:19] and [13:5] from DCSM */
  193. #define REV_F_F1Xh_DCSM_MASK_BITS 0x1FF83FE0
  194. /* unused bits [26:22] and [12:0] */
  195. #define REV_F_F1Xh_DCS_NOTUSED_BITS 0x07C01FFF
  196. #define DBAM0 0x80
  197. #define DBAM1 0x180
  198. /* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
  199. #define DBAM_DIMM(i, reg) ((((reg) >> (4*i))) & 0xF)
  200. #define DBAM_MAX_VALUE 11
  201. #define F10_DCLR_0 0x90
  202. #define F10_DCLR_1 0x190
  203. #define REVE_WIDTH_128 BIT(16)
  204. #define F10_WIDTH_128 BIT(11)
  205. #define F10_DCHR_0 0x94
  206. #define F10_DCHR_1 0x194
  207. #define F10_DCHR_FOUR_RANK_DIMM BIT(18)
  208. #define F10_DCHR_Ddr3Mode BIT(8)
  209. #define F10_DCHR_MblMode BIT(6)
  210. #define F10_DCTL_SEL_LOW 0x110
  211. #define dct_sel_baseaddr(pvt) \
  212. ((pvt->dram_ctl_select_low) & 0xFFFFF800)
  213. #define dct_sel_interleave_addr(pvt) \
  214. (((pvt->dram_ctl_select_low) >> 6) & 0x3)
  215. enum {
  216. F10_DCTL_SEL_LOW_DctSelHiRngEn = BIT(0),
  217. F10_DCTL_SEL_LOW_DctSelIntLvEn = BIT(2),
  218. F10_DCTL_SEL_LOW_DctGangEn = BIT(4),
  219. F10_DCTL_SEL_LOW_DctDatIntLv = BIT(5),
  220. F10_DCTL_SEL_LOW_DramEnable = BIT(8),
  221. F10_DCTL_SEL_LOW_MemCleared = BIT(10),
  222. };
  223. #define dct_high_range_enabled(pvt) \
  224. (pvt->dram_ctl_select_low & F10_DCTL_SEL_LOW_DctSelHiRngEn)
  225. #define dct_interleave_enabled(pvt) \
  226. (pvt->dram_ctl_select_low & F10_DCTL_SEL_LOW_DctSelIntLvEn)
  227. #define dct_ganging_enabled(pvt) \
  228. (pvt->dram_ctl_select_low & F10_DCTL_SEL_LOW_DctGangEn)
  229. #define dct_data_intlv_enabled(pvt) \
  230. (pvt->dram_ctl_select_low & F10_DCTL_SEL_LOW_DctDatIntLv)
  231. #define dct_dram_enabled(pvt) \
  232. (pvt->dram_ctl_select_low & F10_DCTL_SEL_LOW_DramEnable)
  233. #define dct_memory_cleared(pvt) \
  234. (pvt->dram_ctl_select_low & F10_DCTL_SEL_LOW_MemCleared)
  235. #define F10_DCTL_SEL_HIGH 0x114
  236. /*
  237. * Function 3 - Misc Control
  238. */
  239. #define K8_NBCTL 0x40
  240. /* Correctable ECC error reporting enable */
  241. #define K8_NBCTL_CECCEn BIT(0)
  242. /* UnCorrectable ECC error reporting enable */
  243. #define K8_NBCTL_UECCEn BIT(1)
  244. #define K8_NBCFG 0x44
  245. #define K8_NBCFG_CHIPKILL BIT(23)
  246. #define K8_NBCFG_ECC_ENABLE BIT(22)
  247. #define K8_NBSL 0x48
  248. #define EXTRACT_HIGH_SYNDROME(x) (((x) >> 24) & 0xff)
  249. #define EXTRACT_EXT_ERROR_CODE(x) (((x) >> 16) & 0x1f)
  250. /* Family F10h: Normalized Extended Error Codes */
  251. #define F10_NBSL_EXT_ERR_RES 0x0
  252. #define F10_NBSL_EXT_ERR_CRC 0x1
  253. #define F10_NBSL_EXT_ERR_SYNC 0x2
  254. #define F10_NBSL_EXT_ERR_MST 0x3
  255. #define F10_NBSL_EXT_ERR_TGT 0x4
  256. #define F10_NBSL_EXT_ERR_GART 0x5
  257. #define F10_NBSL_EXT_ERR_RMW 0x6
  258. #define F10_NBSL_EXT_ERR_WDT 0x7
  259. #define F10_NBSL_EXT_ERR_ECC 0x8
  260. #define F10_NBSL_EXT_ERR_DEV 0x9
  261. #define F10_NBSL_EXT_ERR_LINK_DATA 0xA
  262. /* Next two are overloaded values */
  263. #define F10_NBSL_EXT_ERR_LINK_PROTO 0xB
  264. #define F10_NBSL_EXT_ERR_L3_PROTO 0xB
  265. #define F10_NBSL_EXT_ERR_NB_ARRAY 0xC
  266. #define F10_NBSL_EXT_ERR_DRAM_PARITY 0xD
  267. #define F10_NBSL_EXT_ERR_LINK_RETRY 0xE
  268. /* Next two are overloaded values */
  269. #define F10_NBSL_EXT_ERR_GART_WALK 0xF
  270. #define F10_NBSL_EXT_ERR_DEV_WALK 0xF
  271. /* 0x10 to 0x1B: Reserved */
  272. #define F10_NBSL_EXT_ERR_L3_DATA 0x1C
  273. #define F10_NBSL_EXT_ERR_L3_TAG 0x1D
  274. #define F10_NBSL_EXT_ERR_L3_LRU 0x1E
  275. /* K8: Normalized Extended Error Codes */
  276. #define K8_NBSL_EXT_ERR_ECC 0x0
  277. #define K8_NBSL_EXT_ERR_CRC 0x1
  278. #define K8_NBSL_EXT_ERR_SYNC 0x2
  279. #define K8_NBSL_EXT_ERR_MST 0x3
  280. #define K8_NBSL_EXT_ERR_TGT 0x4
  281. #define K8_NBSL_EXT_ERR_GART 0x5
  282. #define K8_NBSL_EXT_ERR_RMW 0x6
  283. #define K8_NBSL_EXT_ERR_WDT 0x7
  284. #define K8_NBSL_EXT_ERR_CHIPKILL_ECC 0x8
  285. #define K8_NBSL_EXT_ERR_DRAM_PARITY 0xD
  286. #define EXTRACT_ERROR_CODE(x) ((x) & 0xffff)
  287. #define TEST_TLB_ERROR(x) (((x) & 0xFFF0) == 0x0010)
  288. #define TEST_MEM_ERROR(x) (((x) & 0xFF00) == 0x0100)
  289. #define TEST_BUS_ERROR(x) (((x) & 0xF800) == 0x0800)
  290. #define EXTRACT_TT_CODE(x) (((x) >> 2) & 0x3)
  291. #define EXTRACT_II_CODE(x) (((x) >> 2) & 0x3)
  292. #define EXTRACT_LL_CODE(x) (((x) >> 0) & 0x3)
  293. #define EXTRACT_RRRR_CODE(x) (((x) >> 4) & 0xf)
  294. #define EXTRACT_TO_CODE(x) (((x) >> 8) & 0x1)
  295. #define EXTRACT_PP_CODE(x) (((x) >> 9) & 0x3)
  296. /*
  297. * The following are for BUS type errors AFTER values have been normalized by
  298. * shifting right
  299. */
  300. #define K8_NBSL_PP_SRC 0x0
  301. #define K8_NBSL_PP_RES 0x1
  302. #define K8_NBSL_PP_OBS 0x2
  303. #define K8_NBSL_PP_GENERIC 0x3
  304. #define K8_NBSH 0x4C
  305. #define K8_NBSH_VALID_BIT BIT(31)
  306. #define K8_NBSH_OVERFLOW BIT(30)
  307. #define K8_NBSH_UNCORRECTED_ERR BIT(29)
  308. #define K8_NBSH_ERR_ENABLE BIT(28)
  309. #define K8_NBSH_MISC_ERR_VALID BIT(27)
  310. #define K8_NBSH_VALID_ERROR_ADDR BIT(26)
  311. #define K8_NBSH_PCC BIT(25)
  312. #define K8_NBSH_CECC BIT(14)
  313. #define K8_NBSH_UECC BIT(13)
  314. #define K8_NBSH_ERR_SCRUBER BIT(8)
  315. #define K8_NBSH_CORE3 BIT(3)
  316. #define K8_NBSH_CORE2 BIT(2)
  317. #define K8_NBSH_CORE1 BIT(1)
  318. #define K8_NBSH_CORE0 BIT(0)
  319. #define EXTRACT_LDT_LINK(x) (((x) >> 4) & 0x7)
  320. #define EXTRACT_ERR_CPU_MAP(x) ((x) & 0xF)
  321. #define EXTRACT_LOW_SYNDROME(x) (((x) >> 15) & 0xff)
  322. #define K8_NBEAL 0x50
  323. #define K8_NBEAH 0x54
  324. #define K8_SCRCTRL 0x58
  325. #define F10_NB_CFG_LOW 0x88
  326. #define F10_NB_CFG_LOW_ENABLE_EXT_CFG BIT(14)
  327. #define F10_NB_CFG_HIGH 0x8C
  328. #define F10_ONLINE_SPARE 0xB0
  329. #define F10_ONLINE_SPARE_SWAPDONE0(x) ((x) & BIT(1))
  330. #define F10_ONLINE_SPARE_SWAPDONE1(x) ((x) & BIT(3))
  331. #define F10_ONLINE_SPARE_BADDRAM_CS0(x) (((x) >> 4) & 0x00000007)
  332. #define F10_ONLINE_SPARE_BADDRAM_CS1(x) (((x) >> 8) & 0x00000007)
  333. #define F10_NB_ARRAY_ADDR 0xB8
  334. #define F10_NB_ARRAY_DRAM_ECC 0x80000000
  335. /* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
  336. #define SET_NB_ARRAY_ADDRESS(section) (((section) & 0x3) << 1)
  337. #define F10_NB_ARRAY_DATA 0xBC
  338. #define SET_NB_DRAM_INJECTION_WRITE(word, bits) \
  339. (BIT(((word) & 0xF) + 20) | \
  340. BIT(17) | \
  341. ((bits) & 0xF))
  342. #define SET_NB_DRAM_INJECTION_READ(word, bits) \
  343. (BIT(((word) & 0xF) + 20) | \
  344. BIT(16) | \
  345. ((bits) & 0xF))
  346. #define K8_NBCAP 0xE8
  347. #define K8_NBCAP_CORES (BIT(12)|BIT(13))
  348. #define K8_NBCAP_CHIPKILL BIT(4)
  349. #define K8_NBCAP_SECDED BIT(3)
  350. #define K8_NBCAP_8_NODE BIT(2)
  351. #define K8_NBCAP_DUAL_NODE BIT(1)
  352. #define K8_NBCAP_DCT_DUAL BIT(0)
  353. /*
  354. * MSR Regs
  355. */
  356. #define K8_MSR_MCGCTL 0x017b
  357. #define K8_MSR_MCGCTL_NBE BIT(4)
  358. #define K8_MSR_MC4CTL 0x0410
  359. #define K8_MSR_MC4STAT 0x0411
  360. #define K8_MSR_MC4ADDR 0x0412
  361. /* AMD sets the first MC device at device ID 0x18. */
  362. static inline int get_node_id(struct pci_dev *pdev)
  363. {
  364. return PCI_SLOT(pdev->devfn) - 0x18;
  365. }
  366. enum amd64_chipset_families {
  367. K8_CPUS = 0,
  368. F10_CPUS,
  369. F11_CPUS,
  370. };
  371. /*
  372. * Structure to hold:
  373. *
  374. * 1) dynamically read status and error address HW registers
  375. * 2) sysfs entered values
  376. * 3) MCE values
  377. *
  378. * Depends on entry into the modules
  379. */
  380. struct amd64_error_info_regs {
  381. u32 nbcfg;
  382. u32 nbsh;
  383. u32 nbsl;
  384. u32 nbeah;
  385. u32 nbeal;
  386. };
  387. /* Error injection control structure */
  388. struct error_injection {
  389. u32 section;
  390. u32 word;
  391. u32 bit_map;
  392. };
  393. struct amd64_pvt {
  394. /* pci_device handles which we utilize */
  395. struct pci_dev *addr_f1_ctl;
  396. struct pci_dev *dram_f2_ctl;
  397. struct pci_dev *misc_f3_ctl;
  398. int mc_node_id; /* MC index of this MC node */
  399. int ext_model; /* extended model value of this node */
  400. struct low_ops *ops; /* pointer to per PCI Device ID func table */
  401. int channel_count;
  402. /* Raw registers */
  403. u32 dclr0; /* DRAM Configuration Low DCT0 reg */
  404. u32 dclr1; /* DRAM Configuration Low DCT1 reg */
  405. u32 dchr0; /* DRAM Configuration High DCT0 reg */
  406. u32 dchr1; /* DRAM Configuration High DCT1 reg */
  407. u32 nbcap; /* North Bridge Capabilities */
  408. u32 nbcfg; /* F10 North Bridge Configuration */
  409. u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
  410. u32 dhar; /* DRAM Hoist reg */
  411. u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
  412. u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
  413. /* DRAM CS Base Address Registers F2x[1,0][5C:40] */
  414. u32 dcsb0[CHIPSELECT_COUNT];
  415. u32 dcsb1[CHIPSELECT_COUNT];
  416. /* DRAM CS Mask Registers F2x[1,0][6C:60] */
  417. u32 dcsm0[CHIPSELECT_COUNT];
  418. u32 dcsm1[CHIPSELECT_COUNT];
  419. /*
  420. * Decoded parts of DRAM BASE and LIMIT Registers
  421. * F1x[78,70,68,60,58,50,48,40]
  422. */
  423. u64 dram_base[DRAM_REG_COUNT];
  424. u64 dram_limit[DRAM_REG_COUNT];
  425. u8 dram_IntlvSel[DRAM_REG_COUNT];
  426. u8 dram_IntlvEn[DRAM_REG_COUNT];
  427. u8 dram_DstNode[DRAM_REG_COUNT];
  428. u8 dram_rw_en[DRAM_REG_COUNT];
  429. /*
  430. * The following fields are set at (load) run time, after CPU revision
  431. * has been determined, since the dct_base and dct_mask registers vary
  432. * based on revision
  433. */
  434. u32 dcsb_base; /* DCSB base bits */
  435. u32 dcsm_mask; /* DCSM mask bits */
  436. u32 num_dcsm; /* Number of DCSM registers */
  437. u32 dcs_mask_notused; /* DCSM notused mask bits */
  438. u32 dcs_shift; /* DCSB and DCSM shift value */
  439. u64 top_mem; /* top of memory below 4GB */
  440. u64 top_mem2; /* top of memory above 4GB */
  441. u32 dram_ctl_select_low; /* DRAM Controller Select Low Reg */
  442. u32 dram_ctl_select_high; /* DRAM Controller Select High Reg */
  443. u32 online_spare; /* On-Line spare Reg */
  444. /* temp storage for when input is received from sysfs */
  445. struct amd64_error_info_regs ctl_error_info;
  446. /* place to store error injection parameters prior to issue */
  447. struct error_injection injection;
  448. /* Save old hw registers' values before we modified them */
  449. u32 nbctl_mcgctl_saved; /* When true, following 2 are valid */
  450. u32 old_nbctl;
  451. unsigned long old_mcgctl; /* per core on this node */
  452. /* MC Type Index value: socket F vs Family 10h */
  453. u32 mc_type_index;
  454. /* misc settings */
  455. struct flags {
  456. unsigned long cf8_extcfg:1;
  457. } flags;
  458. };
  459. struct scrubrate {
  460. u32 scrubval; /* bit pattern for scrub rate */
  461. u32 bandwidth; /* bandwidth consumed (bytes/sec) */
  462. };
  463. extern struct scrubrate scrubrates[23];
  464. extern u32 revf_quad_ddr2_shift[16];
  465. extern const char *tt_msgs[4];
  466. extern const char *ll_msgs[4];
  467. extern const char *rrrr_msgs[16];
  468. extern const char *to_msgs[2];
  469. extern const char *pp_msgs[4];
  470. extern const char *ii_msgs[4];
  471. extern const char *ext_msgs[32];
  472. extern const char *htlink_msgs[8];
  473. #ifdef CONFIG_EDAC_DEBUG
  474. #define NUM_DBG_ATTRS 9
  475. #else
  476. #define NUM_DBG_ATTRS 0
  477. #endif
  478. #ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
  479. #define NUM_INJ_ATTRS 5
  480. #else
  481. #define NUM_INJ_ATTRS 0
  482. #endif
  483. extern struct mcidev_sysfs_attribute amd64_dbg_attrs[NUM_DBG_ATTRS],
  484. amd64_inj_attrs[NUM_INJ_ATTRS];
  485. /*
  486. * Each of the PCI Device IDs types have their own set of hardware accessor
  487. * functions and per device encoding/decoding logic.
  488. */
  489. struct low_ops {
  490. int (*probe_valid_hardware)(struct amd64_pvt *pvt);
  491. int (*early_channel_count)(struct amd64_pvt *pvt);
  492. u64 (*get_error_address)(struct mem_ctl_info *mci,
  493. struct amd64_error_info_regs *info);
  494. void (*read_dram_base_limit)(struct amd64_pvt *pvt, int dram);
  495. void (*read_dram_ctl_register)(struct amd64_pvt *pvt);
  496. void (*map_sysaddr_to_csrow)(struct mem_ctl_info *mci,
  497. struct amd64_error_info_regs *info,
  498. u64 SystemAddr);
  499. int (*dbam_map_to_pages)(struct amd64_pvt *pvt, int dram_map);
  500. };
  501. struct amd64_family_type {
  502. const char *ctl_name;
  503. u16 addr_f1_ctl;
  504. u16 misc_f3_ctl;
  505. struct low_ops ops;
  506. };
  507. static struct amd64_family_type amd64_family_types[];
  508. static inline const char *get_amd_family_name(int index)
  509. {
  510. return amd64_family_types[index].ctl_name;
  511. }
  512. static inline struct low_ops *family_ops(int index)
  513. {
  514. return &amd64_family_types[index].ops;
  515. }
  516. /*
  517. * For future CPU versions, verify the following as new 'slow' rates appear and
  518. * modify the necessary skip values for the supported CPU.
  519. */
  520. #define K8_MIN_SCRUB_RATE_BITS 0x0
  521. #define F10_MIN_SCRUB_RATE_BITS 0x5
  522. #define F11_MIN_SCRUB_RATE_BITS 0x6
  523. int amd64_process_error_info(struct mem_ctl_info *mci,
  524. struct amd64_error_info_regs *info,
  525. int handle_errors);
  526. int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
  527. u64 *hole_offset, u64 *hole_size);