talitos.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <crypto/algapi.h>
  40. #include <crypto/aes.h>
  41. #include <crypto/des.h>
  42. #include <crypto/sha.h>
  43. #include <crypto/aead.h>
  44. #include <crypto/authenc.h>
  45. #include <crypto/skcipher.h>
  46. #include <crypto/scatterwalk.h>
  47. #include "talitos.h"
  48. #define TALITOS_TIMEOUT 100000
  49. #define TALITOS_MAX_DATA_LEN 65535
  50. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  51. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  52. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  53. /* descriptor pointer entry */
  54. struct talitos_ptr {
  55. __be16 len; /* length */
  56. u8 j_extent; /* jump to sg link table and/or extent */
  57. u8 eptr; /* extended address */
  58. __be32 ptr; /* address */
  59. };
  60. /* descriptor */
  61. struct talitos_desc {
  62. __be32 hdr; /* header high bits */
  63. __be32 hdr_lo; /* header low bits */
  64. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  65. };
  66. /**
  67. * talitos_request - descriptor submission request
  68. * @desc: descriptor pointer (kernel virtual)
  69. * @dma_desc: descriptor's physical bus address
  70. * @callback: whom to call when descriptor processing is done
  71. * @context: caller context (optional)
  72. */
  73. struct talitos_request {
  74. struct talitos_desc *desc;
  75. dma_addr_t dma_desc;
  76. void (*callback) (struct device *dev, struct talitos_desc *desc,
  77. void *context, int error);
  78. void *context;
  79. };
  80. struct talitos_private {
  81. struct device *dev;
  82. struct of_device *ofdev;
  83. void __iomem *reg;
  84. int irq;
  85. /* SEC version geometry (from device tree node) */
  86. unsigned int num_channels;
  87. unsigned int chfifo_len;
  88. unsigned int exec_units;
  89. unsigned int desc_types;
  90. /* SEC Compatibility info */
  91. unsigned long features;
  92. /* next channel to be assigned next incoming descriptor */
  93. atomic_t last_chan;
  94. /* per-channel number of requests pending in channel h/w fifo */
  95. atomic_t *submit_count;
  96. /* per-channel request fifo */
  97. struct talitos_request **fifo;
  98. /*
  99. * length of the request fifo
  100. * fifo_len is chfifo_len rounded up to next power of 2
  101. * so we can use bitwise ops to wrap
  102. */
  103. unsigned int fifo_len;
  104. /* per-channel index to next free descriptor request */
  105. int *head;
  106. /* per-channel index to next in-progress/done descriptor request */
  107. int *tail;
  108. /* per-channel request submission (head) and release (tail) locks */
  109. spinlock_t *head_lock;
  110. spinlock_t *tail_lock;
  111. /* request callback tasklet */
  112. struct tasklet_struct done_task;
  113. /* list of registered algorithms */
  114. struct list_head alg_list;
  115. /* hwrng device */
  116. struct hwrng rng;
  117. };
  118. /* .features flag */
  119. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  120. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  121. /*
  122. * map virtual single (contiguous) pointer to h/w descriptor pointer
  123. */
  124. static void map_single_talitos_ptr(struct device *dev,
  125. struct talitos_ptr *talitos_ptr,
  126. unsigned short len, void *data,
  127. unsigned char extent,
  128. enum dma_data_direction dir)
  129. {
  130. talitos_ptr->len = cpu_to_be16(len);
  131. talitos_ptr->ptr = cpu_to_be32(dma_map_single(dev, data, len, dir));
  132. talitos_ptr->j_extent = extent;
  133. }
  134. /*
  135. * unmap bus single (contiguous) h/w descriptor pointer
  136. */
  137. static void unmap_single_talitos_ptr(struct device *dev,
  138. struct talitos_ptr *talitos_ptr,
  139. enum dma_data_direction dir)
  140. {
  141. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  142. be16_to_cpu(talitos_ptr->len), dir);
  143. }
  144. static int reset_channel(struct device *dev, int ch)
  145. {
  146. struct talitos_private *priv = dev_get_drvdata(dev);
  147. unsigned int timeout = TALITOS_TIMEOUT;
  148. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  149. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  150. && --timeout)
  151. cpu_relax();
  152. if (timeout == 0) {
  153. dev_err(dev, "failed to reset channel %d\n", ch);
  154. return -EIO;
  155. }
  156. /* set done writeback and IRQ */
  157. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_CDWE |
  158. TALITOS_CCCR_LO_CDIE);
  159. /* and ICCR writeback, if available */
  160. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  161. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  162. TALITOS_CCCR_LO_IWSE);
  163. return 0;
  164. }
  165. static int reset_device(struct device *dev)
  166. {
  167. struct talitos_private *priv = dev_get_drvdata(dev);
  168. unsigned int timeout = TALITOS_TIMEOUT;
  169. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  170. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  171. && --timeout)
  172. cpu_relax();
  173. if (timeout == 0) {
  174. dev_err(dev, "failed to reset device\n");
  175. return -EIO;
  176. }
  177. return 0;
  178. }
  179. /*
  180. * Reset and initialize the device
  181. */
  182. static int init_device(struct device *dev)
  183. {
  184. struct talitos_private *priv = dev_get_drvdata(dev);
  185. int ch, err;
  186. /*
  187. * Master reset
  188. * errata documentation: warning: certain SEC interrupts
  189. * are not fully cleared by writing the MCR:SWR bit,
  190. * set bit twice to completely reset
  191. */
  192. err = reset_device(dev);
  193. if (err)
  194. return err;
  195. err = reset_device(dev);
  196. if (err)
  197. return err;
  198. /* reset channels */
  199. for (ch = 0; ch < priv->num_channels; ch++) {
  200. err = reset_channel(dev, ch);
  201. if (err)
  202. return err;
  203. }
  204. /* enable channel done and error interrupts */
  205. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  206. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  207. /* disable integrity check error interrupts (use writeback instead) */
  208. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  209. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  210. TALITOS_MDEUICR_LO_ICE);
  211. return 0;
  212. }
  213. /**
  214. * talitos_submit - submits a descriptor to the device for processing
  215. * @dev: the SEC device to be used
  216. * @desc: the descriptor to be processed by the device
  217. * @callback: whom to call when processing is complete
  218. * @context: a handle for use by caller (optional)
  219. *
  220. * desc must contain valid dma-mapped (bus physical) address pointers.
  221. * callback must check err and feedback in descriptor header
  222. * for device processing status.
  223. */
  224. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  225. void (*callback)(struct device *dev,
  226. struct talitos_desc *desc,
  227. void *context, int error),
  228. void *context)
  229. {
  230. struct talitos_private *priv = dev_get_drvdata(dev);
  231. struct talitos_request *request;
  232. unsigned long flags, ch;
  233. int head;
  234. /* select done notification */
  235. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  236. /* emulate SEC's round-robin channel fifo polling scheme */
  237. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  238. spin_lock_irqsave(&priv->head_lock[ch], flags);
  239. if (!atomic_inc_not_zero(&priv->submit_count[ch])) {
  240. /* h/w fifo is full */
  241. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  242. return -EAGAIN;
  243. }
  244. head = priv->head[ch];
  245. request = &priv->fifo[ch][head];
  246. /* map descriptor and save caller data */
  247. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  248. DMA_BIDIRECTIONAL);
  249. request->callback = callback;
  250. request->context = context;
  251. /* increment fifo head */
  252. priv->head[ch] = (priv->head[ch] + 1) & (priv->fifo_len - 1);
  253. smp_wmb();
  254. request->desc = desc;
  255. /* GO! */
  256. wmb();
  257. out_be32(priv->reg + TALITOS_FF_LO(ch), request->dma_desc);
  258. spin_unlock_irqrestore(&priv->head_lock[ch], flags);
  259. return -EINPROGRESS;
  260. }
  261. /*
  262. * process what was done, notify callback of error if not
  263. */
  264. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  265. {
  266. struct talitos_private *priv = dev_get_drvdata(dev);
  267. struct talitos_request *request, saved_req;
  268. unsigned long flags;
  269. int tail, status;
  270. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  271. tail = priv->tail[ch];
  272. while (priv->fifo[ch][tail].desc) {
  273. request = &priv->fifo[ch][tail];
  274. /* descriptors with their done bits set don't get the error */
  275. rmb();
  276. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  277. status = 0;
  278. else
  279. if (!error)
  280. break;
  281. else
  282. status = error;
  283. dma_unmap_single(dev, request->dma_desc,
  284. sizeof(struct talitos_desc),
  285. DMA_BIDIRECTIONAL);
  286. /* copy entries so we can call callback outside lock */
  287. saved_req.desc = request->desc;
  288. saved_req.callback = request->callback;
  289. saved_req.context = request->context;
  290. /* release request entry in fifo */
  291. smp_wmb();
  292. request->desc = NULL;
  293. /* increment fifo tail */
  294. priv->tail[ch] = (tail + 1) & (priv->fifo_len - 1);
  295. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  296. atomic_dec(&priv->submit_count[ch]);
  297. saved_req.callback(dev, saved_req.desc, saved_req.context,
  298. status);
  299. /* channel may resume processing in single desc error case */
  300. if (error && !reset_ch && status == error)
  301. return;
  302. spin_lock_irqsave(&priv->tail_lock[ch], flags);
  303. tail = priv->tail[ch];
  304. }
  305. spin_unlock_irqrestore(&priv->tail_lock[ch], flags);
  306. }
  307. /*
  308. * process completed requests for channels that have done status
  309. */
  310. static void talitos_done(unsigned long data)
  311. {
  312. struct device *dev = (struct device *)data;
  313. struct talitos_private *priv = dev_get_drvdata(dev);
  314. int ch;
  315. for (ch = 0; ch < priv->num_channels; ch++)
  316. flush_channel(dev, ch, 0, 0);
  317. /* At this point, all completed channels have been processed.
  318. * Unmask done interrupts for channels completed later on.
  319. */
  320. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  321. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  322. }
  323. /*
  324. * locate current (offending) descriptor
  325. */
  326. static struct talitos_desc *current_desc(struct device *dev, int ch)
  327. {
  328. struct talitos_private *priv = dev_get_drvdata(dev);
  329. int tail = priv->tail[ch];
  330. dma_addr_t cur_desc;
  331. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  332. while (priv->fifo[ch][tail].dma_desc != cur_desc) {
  333. tail = (tail + 1) & (priv->fifo_len - 1);
  334. if (tail == priv->tail[ch]) {
  335. dev_err(dev, "couldn't locate current descriptor\n");
  336. return NULL;
  337. }
  338. }
  339. return priv->fifo[ch][tail].desc;
  340. }
  341. /*
  342. * user diagnostics; report root cause of error based on execution unit status
  343. */
  344. static void report_eu_error(struct device *dev, int ch,
  345. struct talitos_desc *desc)
  346. {
  347. struct talitos_private *priv = dev_get_drvdata(dev);
  348. int i;
  349. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  350. case DESC_HDR_SEL0_AFEU:
  351. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  352. in_be32(priv->reg + TALITOS_AFEUISR),
  353. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  354. break;
  355. case DESC_HDR_SEL0_DEU:
  356. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  357. in_be32(priv->reg + TALITOS_DEUISR),
  358. in_be32(priv->reg + TALITOS_DEUISR_LO));
  359. break;
  360. case DESC_HDR_SEL0_MDEUA:
  361. case DESC_HDR_SEL0_MDEUB:
  362. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  363. in_be32(priv->reg + TALITOS_MDEUISR),
  364. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  365. break;
  366. case DESC_HDR_SEL0_RNG:
  367. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  368. in_be32(priv->reg + TALITOS_RNGUISR),
  369. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  370. break;
  371. case DESC_HDR_SEL0_PKEU:
  372. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  373. in_be32(priv->reg + TALITOS_PKEUISR),
  374. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  375. break;
  376. case DESC_HDR_SEL0_AESU:
  377. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  378. in_be32(priv->reg + TALITOS_AESUISR),
  379. in_be32(priv->reg + TALITOS_AESUISR_LO));
  380. break;
  381. case DESC_HDR_SEL0_CRCU:
  382. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  383. in_be32(priv->reg + TALITOS_CRCUISR),
  384. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  385. break;
  386. case DESC_HDR_SEL0_KEU:
  387. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  388. in_be32(priv->reg + TALITOS_KEUISR),
  389. in_be32(priv->reg + TALITOS_KEUISR_LO));
  390. break;
  391. }
  392. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  393. case DESC_HDR_SEL1_MDEUA:
  394. case DESC_HDR_SEL1_MDEUB:
  395. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  396. in_be32(priv->reg + TALITOS_MDEUISR),
  397. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  398. break;
  399. case DESC_HDR_SEL1_CRCU:
  400. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  401. in_be32(priv->reg + TALITOS_CRCUISR),
  402. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  403. break;
  404. }
  405. for (i = 0; i < 8; i++)
  406. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  407. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  408. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  409. }
  410. /*
  411. * recover from error interrupts
  412. */
  413. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  414. {
  415. struct device *dev = (struct device *)data;
  416. struct talitos_private *priv = dev_get_drvdata(dev);
  417. unsigned int timeout = TALITOS_TIMEOUT;
  418. int ch, error, reset_dev = 0, reset_ch = 0;
  419. u32 v, v_lo;
  420. for (ch = 0; ch < priv->num_channels; ch++) {
  421. /* skip channels without errors */
  422. if (!(isr & (1 << (ch * 2 + 1))))
  423. continue;
  424. error = -EINVAL;
  425. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  426. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  427. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  428. dev_err(dev, "double fetch fifo overflow error\n");
  429. error = -EAGAIN;
  430. reset_ch = 1;
  431. }
  432. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  433. /* h/w dropped descriptor */
  434. dev_err(dev, "single fetch fifo overflow error\n");
  435. error = -EAGAIN;
  436. }
  437. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  438. dev_err(dev, "master data transfer error\n");
  439. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  440. dev_err(dev, "s/g data length zero error\n");
  441. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  442. dev_err(dev, "fetch pointer zero error\n");
  443. if (v_lo & TALITOS_CCPSR_LO_IDH)
  444. dev_err(dev, "illegal descriptor header error\n");
  445. if (v_lo & TALITOS_CCPSR_LO_IEU)
  446. dev_err(dev, "invalid execution unit error\n");
  447. if (v_lo & TALITOS_CCPSR_LO_EU)
  448. report_eu_error(dev, ch, current_desc(dev, ch));
  449. if (v_lo & TALITOS_CCPSR_LO_GB)
  450. dev_err(dev, "gather boundary error\n");
  451. if (v_lo & TALITOS_CCPSR_LO_GRL)
  452. dev_err(dev, "gather return/length error\n");
  453. if (v_lo & TALITOS_CCPSR_LO_SB)
  454. dev_err(dev, "scatter boundary error\n");
  455. if (v_lo & TALITOS_CCPSR_LO_SRL)
  456. dev_err(dev, "scatter return/length error\n");
  457. flush_channel(dev, ch, error, reset_ch);
  458. if (reset_ch) {
  459. reset_channel(dev, ch);
  460. } else {
  461. setbits32(priv->reg + TALITOS_CCCR(ch),
  462. TALITOS_CCCR_CONT);
  463. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  464. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  465. TALITOS_CCCR_CONT) && --timeout)
  466. cpu_relax();
  467. if (timeout == 0) {
  468. dev_err(dev, "failed to restart channel %d\n",
  469. ch);
  470. reset_dev = 1;
  471. }
  472. }
  473. }
  474. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  475. dev_err(dev, "done overflow, internal time out, or rngu error: "
  476. "ISR 0x%08x_%08x\n", isr, isr_lo);
  477. /* purge request queues */
  478. for (ch = 0; ch < priv->num_channels; ch++)
  479. flush_channel(dev, ch, -EIO, 1);
  480. /* reset and reinitialize the device */
  481. init_device(dev);
  482. }
  483. }
  484. static irqreturn_t talitos_interrupt(int irq, void *data)
  485. {
  486. struct device *dev = data;
  487. struct talitos_private *priv = dev_get_drvdata(dev);
  488. u32 isr, isr_lo;
  489. isr = in_be32(priv->reg + TALITOS_ISR);
  490. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  491. /* Acknowledge interrupt */
  492. out_be32(priv->reg + TALITOS_ICR, isr);
  493. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  494. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  495. talitos_error((unsigned long)data, isr, isr_lo);
  496. else
  497. if (likely(isr & TALITOS_ISR_CHDONE)) {
  498. /* mask further done interrupts. */
  499. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  500. /* done_task will unmask done interrupts at exit */
  501. tasklet_schedule(&priv->done_task);
  502. }
  503. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  504. }
  505. /*
  506. * hwrng
  507. */
  508. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  509. {
  510. struct device *dev = (struct device *)rng->priv;
  511. struct talitos_private *priv = dev_get_drvdata(dev);
  512. u32 ofl;
  513. int i;
  514. for (i = 0; i < 20; i++) {
  515. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  516. TALITOS_RNGUSR_LO_OFL;
  517. if (ofl || !wait)
  518. break;
  519. udelay(10);
  520. }
  521. return !!ofl;
  522. }
  523. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  524. {
  525. struct device *dev = (struct device *)rng->priv;
  526. struct talitos_private *priv = dev_get_drvdata(dev);
  527. /* rng fifo requires 64-bit accesses */
  528. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  529. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  530. return sizeof(u32);
  531. }
  532. static int talitos_rng_init(struct hwrng *rng)
  533. {
  534. struct device *dev = (struct device *)rng->priv;
  535. struct talitos_private *priv = dev_get_drvdata(dev);
  536. unsigned int timeout = TALITOS_TIMEOUT;
  537. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  538. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  539. && --timeout)
  540. cpu_relax();
  541. if (timeout == 0) {
  542. dev_err(dev, "failed to reset rng hw\n");
  543. return -ENODEV;
  544. }
  545. /* start generating */
  546. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  547. return 0;
  548. }
  549. static int talitos_register_rng(struct device *dev)
  550. {
  551. struct talitos_private *priv = dev_get_drvdata(dev);
  552. priv->rng.name = dev_driver_string(dev),
  553. priv->rng.init = talitos_rng_init,
  554. priv->rng.data_present = talitos_rng_data_present,
  555. priv->rng.data_read = talitos_rng_data_read,
  556. priv->rng.priv = (unsigned long)dev;
  557. return hwrng_register(&priv->rng);
  558. }
  559. static void talitos_unregister_rng(struct device *dev)
  560. {
  561. struct talitos_private *priv = dev_get_drvdata(dev);
  562. hwrng_unregister(&priv->rng);
  563. }
  564. /*
  565. * crypto alg
  566. */
  567. #define TALITOS_CRA_PRIORITY 3000
  568. #define TALITOS_MAX_KEY_SIZE 64
  569. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  570. #define MD5_DIGEST_SIZE 16
  571. struct talitos_ctx {
  572. struct device *dev;
  573. __be32 desc_hdr_template;
  574. u8 key[TALITOS_MAX_KEY_SIZE];
  575. u8 iv[TALITOS_MAX_IV_LENGTH];
  576. unsigned int keylen;
  577. unsigned int enckeylen;
  578. unsigned int authkeylen;
  579. unsigned int authsize;
  580. };
  581. static int aead_setauthsize(struct crypto_aead *authenc,
  582. unsigned int authsize)
  583. {
  584. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  585. ctx->authsize = authsize;
  586. return 0;
  587. }
  588. static int aead_setkey(struct crypto_aead *authenc,
  589. const u8 *key, unsigned int keylen)
  590. {
  591. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  592. struct rtattr *rta = (void *)key;
  593. struct crypto_authenc_key_param *param;
  594. unsigned int authkeylen;
  595. unsigned int enckeylen;
  596. if (!RTA_OK(rta, keylen))
  597. goto badkey;
  598. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  599. goto badkey;
  600. if (RTA_PAYLOAD(rta) < sizeof(*param))
  601. goto badkey;
  602. param = RTA_DATA(rta);
  603. enckeylen = be32_to_cpu(param->enckeylen);
  604. key += RTA_ALIGN(rta->rta_len);
  605. keylen -= RTA_ALIGN(rta->rta_len);
  606. if (keylen < enckeylen)
  607. goto badkey;
  608. authkeylen = keylen - enckeylen;
  609. if (keylen > TALITOS_MAX_KEY_SIZE)
  610. goto badkey;
  611. memcpy(&ctx->key, key, keylen);
  612. ctx->keylen = keylen;
  613. ctx->enckeylen = enckeylen;
  614. ctx->authkeylen = authkeylen;
  615. return 0;
  616. badkey:
  617. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  618. return -EINVAL;
  619. }
  620. /*
  621. * talitos_edesc - s/w-extended descriptor
  622. * @src_nents: number of segments in input scatterlist
  623. * @dst_nents: number of segments in output scatterlist
  624. * @dma_len: length of dma mapped link_tbl space
  625. * @dma_link_tbl: bus physical address of link_tbl
  626. * @desc: h/w descriptor
  627. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  628. *
  629. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  630. * is greater than 1, an integrity check value is concatenated to the end
  631. * of link_tbl data
  632. */
  633. struct talitos_edesc {
  634. int src_nents;
  635. int dst_nents;
  636. int src_is_chained;
  637. int dst_is_chained;
  638. int dma_len;
  639. dma_addr_t dma_link_tbl;
  640. struct talitos_desc desc;
  641. struct talitos_ptr link_tbl[0];
  642. };
  643. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  644. unsigned int nents, enum dma_data_direction dir,
  645. int chained)
  646. {
  647. if (unlikely(chained))
  648. while (sg) {
  649. dma_map_sg(dev, sg, 1, dir);
  650. sg = scatterwalk_sg_next(sg);
  651. }
  652. else
  653. dma_map_sg(dev, sg, nents, dir);
  654. return nents;
  655. }
  656. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  657. enum dma_data_direction dir)
  658. {
  659. while (sg) {
  660. dma_unmap_sg(dev, sg, 1, dir);
  661. sg = scatterwalk_sg_next(sg);
  662. }
  663. }
  664. static void talitos_sg_unmap(struct device *dev,
  665. struct talitos_edesc *edesc,
  666. struct scatterlist *src,
  667. struct scatterlist *dst)
  668. {
  669. unsigned int src_nents = edesc->src_nents ? : 1;
  670. unsigned int dst_nents = edesc->dst_nents ? : 1;
  671. if (src != dst) {
  672. if (edesc->src_is_chained)
  673. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  674. else
  675. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  676. if (edesc->dst_is_chained)
  677. talitos_unmap_sg_chain(dev, dst, DMA_FROM_DEVICE);
  678. else
  679. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  680. } else
  681. if (edesc->src_is_chained)
  682. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  683. else
  684. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  685. }
  686. static void ipsec_esp_unmap(struct device *dev,
  687. struct talitos_edesc *edesc,
  688. struct aead_request *areq)
  689. {
  690. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  691. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  692. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  693. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  694. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  695. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  696. if (edesc->dma_len)
  697. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  698. DMA_BIDIRECTIONAL);
  699. }
  700. /*
  701. * ipsec_esp descriptor callbacks
  702. */
  703. static void ipsec_esp_encrypt_done(struct device *dev,
  704. struct talitos_desc *desc, void *context,
  705. int err)
  706. {
  707. struct aead_request *areq = context;
  708. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  709. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  710. struct talitos_edesc *edesc;
  711. struct scatterlist *sg;
  712. void *icvdata;
  713. edesc = container_of(desc, struct talitos_edesc, desc);
  714. ipsec_esp_unmap(dev, edesc, areq);
  715. /* copy the generated ICV to dst */
  716. if (edesc->dma_len) {
  717. icvdata = &edesc->link_tbl[edesc->src_nents +
  718. edesc->dst_nents + 2];
  719. sg = sg_last(areq->dst, edesc->dst_nents);
  720. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  721. icvdata, ctx->authsize);
  722. }
  723. kfree(edesc);
  724. aead_request_complete(areq, err);
  725. }
  726. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  727. struct talitos_desc *desc,
  728. void *context, int err)
  729. {
  730. struct aead_request *req = context;
  731. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  732. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  733. struct talitos_edesc *edesc;
  734. struct scatterlist *sg;
  735. void *icvdata;
  736. edesc = container_of(desc, struct talitos_edesc, desc);
  737. ipsec_esp_unmap(dev, edesc, req);
  738. if (!err) {
  739. /* auth check */
  740. if (edesc->dma_len)
  741. icvdata = &edesc->link_tbl[edesc->src_nents +
  742. edesc->dst_nents + 2];
  743. else
  744. icvdata = &edesc->link_tbl[0];
  745. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  746. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  747. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  748. }
  749. kfree(edesc);
  750. aead_request_complete(req, err);
  751. }
  752. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  753. struct talitos_desc *desc,
  754. void *context, int err)
  755. {
  756. struct aead_request *req = context;
  757. struct talitos_edesc *edesc;
  758. edesc = container_of(desc, struct talitos_edesc, desc);
  759. ipsec_esp_unmap(dev, edesc, req);
  760. /* check ICV auth status */
  761. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  762. DESC_HDR_LO_ICCR1_PASS))
  763. err = -EBADMSG;
  764. kfree(edesc);
  765. aead_request_complete(req, err);
  766. }
  767. /*
  768. * convert scatterlist to SEC h/w link table format
  769. * stop at cryptlen bytes
  770. */
  771. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  772. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  773. {
  774. int n_sg = sg_count;
  775. while (n_sg--) {
  776. link_tbl_ptr->ptr = cpu_to_be32(sg_dma_address(sg));
  777. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  778. link_tbl_ptr->j_extent = 0;
  779. link_tbl_ptr++;
  780. cryptlen -= sg_dma_len(sg);
  781. sg = scatterwalk_sg_next(sg);
  782. }
  783. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  784. link_tbl_ptr--;
  785. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  786. /* Empty this entry, and move to previous one */
  787. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  788. link_tbl_ptr->len = 0;
  789. sg_count--;
  790. link_tbl_ptr--;
  791. }
  792. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  793. + cryptlen);
  794. /* tag end of link table */
  795. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  796. return sg_count;
  797. }
  798. /*
  799. * fill in and submit ipsec_esp descriptor
  800. */
  801. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  802. u8 *giv, u64 seq,
  803. void (*callback) (struct device *dev,
  804. struct talitos_desc *desc,
  805. void *context, int error))
  806. {
  807. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  808. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  809. struct device *dev = ctx->dev;
  810. struct talitos_desc *desc = &edesc->desc;
  811. unsigned int cryptlen = areq->cryptlen;
  812. unsigned int authsize = ctx->authsize;
  813. unsigned int ivsize;
  814. int sg_count, ret;
  815. int sg_link_tbl_len;
  816. /* hmac key */
  817. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  818. 0, DMA_TO_DEVICE);
  819. /* hmac data */
  820. map_single_talitos_ptr(dev, &desc->ptr[1], sg_virt(areq->src) -
  821. sg_virt(areq->assoc), sg_virt(areq->assoc), 0,
  822. DMA_TO_DEVICE);
  823. /* cipher iv */
  824. ivsize = crypto_aead_ivsize(aead);
  825. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  826. DMA_TO_DEVICE);
  827. /* cipher key */
  828. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  829. (char *)&ctx->key + ctx->authkeylen, 0,
  830. DMA_TO_DEVICE);
  831. /*
  832. * cipher in
  833. * map and adjust cipher len to aead request cryptlen.
  834. * extent is bytes of HMAC postpended to ciphertext,
  835. * typically 12 for ipsec
  836. */
  837. desc->ptr[4].len = cpu_to_be16(cryptlen);
  838. desc->ptr[4].j_extent = authsize;
  839. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  840. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  841. : DMA_TO_DEVICE,
  842. edesc->src_is_chained);
  843. if (sg_count == 1) {
  844. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->src));
  845. } else {
  846. sg_link_tbl_len = cryptlen;
  847. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  848. sg_link_tbl_len = cryptlen + authsize;
  849. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  850. &edesc->link_tbl[0]);
  851. if (sg_count > 1) {
  852. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  853. desc->ptr[4].ptr = cpu_to_be32(edesc->dma_link_tbl);
  854. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  855. edesc->dma_len,
  856. DMA_BIDIRECTIONAL);
  857. } else {
  858. /* Only one segment now, so no link tbl needed */
  859. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->
  860. src));
  861. }
  862. }
  863. /* cipher out */
  864. desc->ptr[5].len = cpu_to_be16(cryptlen);
  865. desc->ptr[5].j_extent = authsize;
  866. if (areq->src != areq->dst)
  867. sg_count = talitos_map_sg(dev, areq->dst,
  868. edesc->dst_nents ? : 1,
  869. DMA_FROM_DEVICE,
  870. edesc->dst_is_chained);
  871. if (sg_count == 1) {
  872. desc->ptr[5].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  873. } else {
  874. struct talitos_ptr *link_tbl_ptr =
  875. &edesc->link_tbl[edesc->src_nents + 1];
  876. desc->ptr[5].ptr = cpu_to_be32((struct talitos_ptr *)
  877. edesc->dma_link_tbl +
  878. edesc->src_nents + 1);
  879. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  880. link_tbl_ptr);
  881. /* Add an entry to the link table for ICV data */
  882. link_tbl_ptr += sg_count - 1;
  883. link_tbl_ptr->j_extent = 0;
  884. sg_count++;
  885. link_tbl_ptr++;
  886. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  887. link_tbl_ptr->len = cpu_to_be16(authsize);
  888. /* icv data follows link tables */
  889. link_tbl_ptr->ptr = cpu_to_be32((struct talitos_ptr *)
  890. edesc->dma_link_tbl +
  891. edesc->src_nents +
  892. edesc->dst_nents + 2);
  893. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  894. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  895. edesc->dma_len, DMA_BIDIRECTIONAL);
  896. }
  897. /* iv out */
  898. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  899. DMA_FROM_DEVICE);
  900. ret = talitos_submit(dev, desc, callback, areq);
  901. if (ret != -EINPROGRESS) {
  902. ipsec_esp_unmap(dev, edesc, areq);
  903. kfree(edesc);
  904. }
  905. return ret;
  906. }
  907. /*
  908. * derive number of elements in scatterlist
  909. */
  910. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  911. {
  912. struct scatterlist *sg = sg_list;
  913. int sg_nents = 0;
  914. *chained = 0;
  915. while (nbytes > 0) {
  916. sg_nents++;
  917. nbytes -= sg->length;
  918. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  919. *chained = 1;
  920. sg = scatterwalk_sg_next(sg);
  921. }
  922. return sg_nents;
  923. }
  924. /*
  925. * allocate and map the extended descriptor
  926. */
  927. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  928. struct scatterlist *src,
  929. struct scatterlist *dst,
  930. unsigned int cryptlen,
  931. unsigned int authsize,
  932. int icv_stashing,
  933. u32 cryptoflags)
  934. {
  935. struct talitos_edesc *edesc;
  936. int src_nents, dst_nents, alloc_len, dma_len;
  937. int src_chained, dst_chained = 0;
  938. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  939. GFP_ATOMIC;
  940. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  941. dev_err(dev, "length exceeds h/w max limit\n");
  942. return ERR_PTR(-EINVAL);
  943. }
  944. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  945. src_nents = (src_nents == 1) ? 0 : src_nents;
  946. if (dst == src) {
  947. dst_nents = src_nents;
  948. } else {
  949. dst_nents = sg_count(dst, cryptlen + authsize, &dst_chained);
  950. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  951. }
  952. /*
  953. * allocate space for base edesc plus the link tables,
  954. * allowing for two separate entries for ICV and generated ICV (+ 2),
  955. * and the ICV data itself
  956. */
  957. alloc_len = sizeof(struct talitos_edesc);
  958. if (src_nents || dst_nents) {
  959. dma_len = (src_nents + dst_nents + 2) *
  960. sizeof(struct talitos_ptr) + authsize;
  961. alloc_len += dma_len;
  962. } else {
  963. dma_len = 0;
  964. alloc_len += icv_stashing ? authsize : 0;
  965. }
  966. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  967. if (!edesc) {
  968. dev_err(dev, "could not allocate edescriptor\n");
  969. return ERR_PTR(-ENOMEM);
  970. }
  971. edesc->src_nents = src_nents;
  972. edesc->dst_nents = dst_nents;
  973. edesc->src_is_chained = src_chained;
  974. edesc->dst_is_chained = dst_chained;
  975. edesc->dma_len = dma_len;
  976. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  977. edesc->dma_len, DMA_BIDIRECTIONAL);
  978. return edesc;
  979. }
  980. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  981. int icv_stashing)
  982. {
  983. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  984. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  985. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  986. areq->cryptlen, ctx->authsize, icv_stashing,
  987. areq->base.flags);
  988. }
  989. static int aead_encrypt(struct aead_request *req)
  990. {
  991. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  992. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  993. struct talitos_edesc *edesc;
  994. /* allocate extended descriptor */
  995. edesc = aead_edesc_alloc(req, 0);
  996. if (IS_ERR(edesc))
  997. return PTR_ERR(edesc);
  998. /* set encrypt */
  999. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1000. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1001. }
  1002. static int aead_decrypt(struct aead_request *req)
  1003. {
  1004. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1005. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1006. unsigned int authsize = ctx->authsize;
  1007. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1008. struct talitos_edesc *edesc;
  1009. struct scatterlist *sg;
  1010. void *icvdata;
  1011. req->cryptlen -= authsize;
  1012. /* allocate extended descriptor */
  1013. edesc = aead_edesc_alloc(req, 1);
  1014. if (IS_ERR(edesc))
  1015. return PTR_ERR(edesc);
  1016. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1017. ((!edesc->src_nents && !edesc->dst_nents) ||
  1018. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1019. /* decrypt and check the ICV */
  1020. edesc->desc.hdr = ctx->desc_hdr_template |
  1021. DESC_HDR_DIR_INBOUND |
  1022. DESC_HDR_MODE1_MDEU_CICV;
  1023. /* reset integrity check result bits */
  1024. edesc->desc.hdr_lo = 0;
  1025. return ipsec_esp(edesc, req, NULL, 0,
  1026. ipsec_esp_decrypt_hwauth_done);
  1027. }
  1028. /* Have to check the ICV with software */
  1029. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1030. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1031. if (edesc->dma_len)
  1032. icvdata = &edesc->link_tbl[edesc->src_nents +
  1033. edesc->dst_nents + 2];
  1034. else
  1035. icvdata = &edesc->link_tbl[0];
  1036. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1037. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1038. ctx->authsize);
  1039. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1040. }
  1041. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1042. {
  1043. struct aead_request *areq = &req->areq;
  1044. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1045. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1046. struct talitos_edesc *edesc;
  1047. /* allocate extended descriptor */
  1048. edesc = aead_edesc_alloc(areq, 0);
  1049. if (IS_ERR(edesc))
  1050. return PTR_ERR(edesc);
  1051. /* set encrypt */
  1052. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1053. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1054. /* avoid consecutive packets going out with same IV */
  1055. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1056. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1057. ipsec_esp_encrypt_done);
  1058. }
  1059. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1060. const u8 *key, unsigned int keylen)
  1061. {
  1062. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1063. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1064. if (keylen > TALITOS_MAX_KEY_SIZE)
  1065. goto badkey;
  1066. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1067. goto badkey;
  1068. memcpy(&ctx->key, key, keylen);
  1069. ctx->keylen = keylen;
  1070. return 0;
  1071. badkey:
  1072. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1073. return -EINVAL;
  1074. }
  1075. static void common_nonsnoop_unmap(struct device *dev,
  1076. struct talitos_edesc *edesc,
  1077. struct ablkcipher_request *areq)
  1078. {
  1079. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1080. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1081. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1082. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1083. if (edesc->dma_len)
  1084. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1085. DMA_BIDIRECTIONAL);
  1086. }
  1087. static void ablkcipher_done(struct device *dev,
  1088. struct talitos_desc *desc, void *context,
  1089. int err)
  1090. {
  1091. struct ablkcipher_request *areq = context;
  1092. struct talitos_edesc *edesc;
  1093. edesc = container_of(desc, struct talitos_edesc, desc);
  1094. common_nonsnoop_unmap(dev, edesc, areq);
  1095. kfree(edesc);
  1096. areq->base.complete(&areq->base, err);
  1097. }
  1098. static int common_nonsnoop(struct talitos_edesc *edesc,
  1099. struct ablkcipher_request *areq,
  1100. u8 *giv,
  1101. void (*callback) (struct device *dev,
  1102. struct talitos_desc *desc,
  1103. void *context, int error))
  1104. {
  1105. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1106. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1107. struct device *dev = ctx->dev;
  1108. struct talitos_desc *desc = &edesc->desc;
  1109. unsigned int cryptlen = areq->nbytes;
  1110. unsigned int ivsize;
  1111. int sg_count, ret;
  1112. /* first DWORD empty */
  1113. desc->ptr[0].len = 0;
  1114. desc->ptr[0].ptr = 0;
  1115. desc->ptr[0].j_extent = 0;
  1116. /* cipher iv */
  1117. ivsize = crypto_ablkcipher_ivsize(cipher);
  1118. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, giv ?: areq->info, 0,
  1119. DMA_TO_DEVICE);
  1120. /* cipher key */
  1121. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1122. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1123. /*
  1124. * cipher in
  1125. */
  1126. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1127. desc->ptr[3].j_extent = 0;
  1128. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1129. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1130. : DMA_TO_DEVICE,
  1131. edesc->src_is_chained);
  1132. if (sg_count == 1) {
  1133. desc->ptr[3].ptr = cpu_to_be32(sg_dma_address(areq->src));
  1134. } else {
  1135. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1136. &edesc->link_tbl[0]);
  1137. if (sg_count > 1) {
  1138. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1139. desc->ptr[3].ptr = cpu_to_be32(edesc->dma_link_tbl);
  1140. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1141. edesc->dma_len,
  1142. DMA_BIDIRECTIONAL);
  1143. } else {
  1144. /* Only one segment now, so no link tbl needed */
  1145. desc->ptr[3].ptr = cpu_to_be32(sg_dma_address(areq->
  1146. src));
  1147. }
  1148. }
  1149. /* cipher out */
  1150. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1151. desc->ptr[4].j_extent = 0;
  1152. if (areq->src != areq->dst)
  1153. sg_count = talitos_map_sg(dev, areq->dst,
  1154. edesc->dst_nents ? : 1,
  1155. DMA_FROM_DEVICE,
  1156. edesc->dst_is_chained);
  1157. if (sg_count == 1) {
  1158. desc->ptr[4].ptr = cpu_to_be32(sg_dma_address(areq->dst));
  1159. } else {
  1160. struct talitos_ptr *link_tbl_ptr =
  1161. &edesc->link_tbl[edesc->src_nents + 1];
  1162. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1163. desc->ptr[4].ptr = cpu_to_be32((struct talitos_ptr *)
  1164. edesc->dma_link_tbl +
  1165. edesc->src_nents + 1);
  1166. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1167. link_tbl_ptr);
  1168. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1169. edesc->dma_len, DMA_BIDIRECTIONAL);
  1170. }
  1171. /* iv out */
  1172. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1173. DMA_FROM_DEVICE);
  1174. /* last DWORD empty */
  1175. desc->ptr[6].len = 0;
  1176. desc->ptr[6].ptr = 0;
  1177. desc->ptr[6].j_extent = 0;
  1178. ret = talitos_submit(dev, desc, callback, areq);
  1179. if (ret != -EINPROGRESS) {
  1180. common_nonsnoop_unmap(dev, edesc, areq);
  1181. kfree(edesc);
  1182. }
  1183. return ret;
  1184. }
  1185. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1186. areq)
  1187. {
  1188. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1189. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1190. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, areq->nbytes,
  1191. 0, 0, areq->base.flags);
  1192. }
  1193. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1194. {
  1195. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1196. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1197. struct talitos_edesc *edesc;
  1198. /* allocate extended descriptor */
  1199. edesc = ablkcipher_edesc_alloc(areq);
  1200. if (IS_ERR(edesc))
  1201. return PTR_ERR(edesc);
  1202. /* set encrypt */
  1203. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1204. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1205. }
  1206. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1207. {
  1208. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1209. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1210. struct talitos_edesc *edesc;
  1211. /* allocate extended descriptor */
  1212. edesc = ablkcipher_edesc_alloc(areq);
  1213. if (IS_ERR(edesc))
  1214. return PTR_ERR(edesc);
  1215. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1216. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1217. }
  1218. struct talitos_alg_template {
  1219. struct crypto_alg alg;
  1220. __be32 desc_hdr_template;
  1221. };
  1222. static struct talitos_alg_template driver_algs[] = {
  1223. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1224. {
  1225. .alg = {
  1226. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1227. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1228. .cra_blocksize = AES_BLOCK_SIZE,
  1229. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1230. .cra_type = &crypto_aead_type,
  1231. .cra_aead = {
  1232. .setkey = aead_setkey,
  1233. .setauthsize = aead_setauthsize,
  1234. .encrypt = aead_encrypt,
  1235. .decrypt = aead_decrypt,
  1236. .givencrypt = aead_givencrypt,
  1237. .geniv = "<built-in>",
  1238. .ivsize = AES_BLOCK_SIZE,
  1239. .maxauthsize = SHA1_DIGEST_SIZE,
  1240. }
  1241. },
  1242. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1243. DESC_HDR_SEL0_AESU |
  1244. DESC_HDR_MODE0_AESU_CBC |
  1245. DESC_HDR_SEL1_MDEUA |
  1246. DESC_HDR_MODE1_MDEU_INIT |
  1247. DESC_HDR_MODE1_MDEU_PAD |
  1248. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1249. },
  1250. {
  1251. .alg = {
  1252. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1253. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1254. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1255. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1256. .cra_type = &crypto_aead_type,
  1257. .cra_aead = {
  1258. .setkey = aead_setkey,
  1259. .setauthsize = aead_setauthsize,
  1260. .encrypt = aead_encrypt,
  1261. .decrypt = aead_decrypt,
  1262. .givencrypt = aead_givencrypt,
  1263. .geniv = "<built-in>",
  1264. .ivsize = DES3_EDE_BLOCK_SIZE,
  1265. .maxauthsize = SHA1_DIGEST_SIZE,
  1266. }
  1267. },
  1268. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1269. DESC_HDR_SEL0_DEU |
  1270. DESC_HDR_MODE0_DEU_CBC |
  1271. DESC_HDR_MODE0_DEU_3DES |
  1272. DESC_HDR_SEL1_MDEUA |
  1273. DESC_HDR_MODE1_MDEU_INIT |
  1274. DESC_HDR_MODE1_MDEU_PAD |
  1275. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1276. },
  1277. {
  1278. .alg = {
  1279. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1280. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1281. .cra_blocksize = AES_BLOCK_SIZE,
  1282. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1283. .cra_type = &crypto_aead_type,
  1284. .cra_aead = {
  1285. .setkey = aead_setkey,
  1286. .setauthsize = aead_setauthsize,
  1287. .encrypt = aead_encrypt,
  1288. .decrypt = aead_decrypt,
  1289. .givencrypt = aead_givencrypt,
  1290. .geniv = "<built-in>",
  1291. .ivsize = AES_BLOCK_SIZE,
  1292. .maxauthsize = SHA256_DIGEST_SIZE,
  1293. }
  1294. },
  1295. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1296. DESC_HDR_SEL0_AESU |
  1297. DESC_HDR_MODE0_AESU_CBC |
  1298. DESC_HDR_SEL1_MDEUA |
  1299. DESC_HDR_MODE1_MDEU_INIT |
  1300. DESC_HDR_MODE1_MDEU_PAD |
  1301. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1302. },
  1303. {
  1304. .alg = {
  1305. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1306. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1307. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1308. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1309. .cra_type = &crypto_aead_type,
  1310. .cra_aead = {
  1311. .setkey = aead_setkey,
  1312. .setauthsize = aead_setauthsize,
  1313. .encrypt = aead_encrypt,
  1314. .decrypt = aead_decrypt,
  1315. .givencrypt = aead_givencrypt,
  1316. .geniv = "<built-in>",
  1317. .ivsize = DES3_EDE_BLOCK_SIZE,
  1318. .maxauthsize = SHA256_DIGEST_SIZE,
  1319. }
  1320. },
  1321. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1322. DESC_HDR_SEL0_DEU |
  1323. DESC_HDR_MODE0_DEU_CBC |
  1324. DESC_HDR_MODE0_DEU_3DES |
  1325. DESC_HDR_SEL1_MDEUA |
  1326. DESC_HDR_MODE1_MDEU_INIT |
  1327. DESC_HDR_MODE1_MDEU_PAD |
  1328. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1329. },
  1330. {
  1331. .alg = {
  1332. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1333. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1334. .cra_blocksize = AES_BLOCK_SIZE,
  1335. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1336. .cra_type = &crypto_aead_type,
  1337. .cra_aead = {
  1338. .setkey = aead_setkey,
  1339. .setauthsize = aead_setauthsize,
  1340. .encrypt = aead_encrypt,
  1341. .decrypt = aead_decrypt,
  1342. .givencrypt = aead_givencrypt,
  1343. .geniv = "<built-in>",
  1344. .ivsize = AES_BLOCK_SIZE,
  1345. .maxauthsize = MD5_DIGEST_SIZE,
  1346. }
  1347. },
  1348. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1349. DESC_HDR_SEL0_AESU |
  1350. DESC_HDR_MODE0_AESU_CBC |
  1351. DESC_HDR_SEL1_MDEUA |
  1352. DESC_HDR_MODE1_MDEU_INIT |
  1353. DESC_HDR_MODE1_MDEU_PAD |
  1354. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1355. },
  1356. {
  1357. .alg = {
  1358. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1359. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1360. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1361. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1362. .cra_type = &crypto_aead_type,
  1363. .cra_aead = {
  1364. .setkey = aead_setkey,
  1365. .setauthsize = aead_setauthsize,
  1366. .encrypt = aead_encrypt,
  1367. .decrypt = aead_decrypt,
  1368. .givencrypt = aead_givencrypt,
  1369. .geniv = "<built-in>",
  1370. .ivsize = DES3_EDE_BLOCK_SIZE,
  1371. .maxauthsize = MD5_DIGEST_SIZE,
  1372. }
  1373. },
  1374. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1375. DESC_HDR_SEL0_DEU |
  1376. DESC_HDR_MODE0_DEU_CBC |
  1377. DESC_HDR_MODE0_DEU_3DES |
  1378. DESC_HDR_SEL1_MDEUA |
  1379. DESC_HDR_MODE1_MDEU_INIT |
  1380. DESC_HDR_MODE1_MDEU_PAD |
  1381. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1382. },
  1383. /* ABLKCIPHER algorithms. */
  1384. {
  1385. .alg = {
  1386. .cra_name = "cbc(aes)",
  1387. .cra_driver_name = "cbc-aes-talitos",
  1388. .cra_blocksize = AES_BLOCK_SIZE,
  1389. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1390. CRYPTO_ALG_ASYNC,
  1391. .cra_type = &crypto_ablkcipher_type,
  1392. .cra_ablkcipher = {
  1393. .setkey = ablkcipher_setkey,
  1394. .encrypt = ablkcipher_encrypt,
  1395. .decrypt = ablkcipher_decrypt,
  1396. .geniv = "eseqiv",
  1397. .min_keysize = AES_MIN_KEY_SIZE,
  1398. .max_keysize = AES_MAX_KEY_SIZE,
  1399. .ivsize = AES_BLOCK_SIZE,
  1400. }
  1401. },
  1402. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1403. DESC_HDR_SEL0_AESU |
  1404. DESC_HDR_MODE0_AESU_CBC,
  1405. },
  1406. {
  1407. .alg = {
  1408. .cra_name = "cbc(des3_ede)",
  1409. .cra_driver_name = "cbc-3des-talitos",
  1410. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1411. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1412. CRYPTO_ALG_ASYNC,
  1413. .cra_type = &crypto_ablkcipher_type,
  1414. .cra_ablkcipher = {
  1415. .setkey = ablkcipher_setkey,
  1416. .encrypt = ablkcipher_encrypt,
  1417. .decrypt = ablkcipher_decrypt,
  1418. .geniv = "eseqiv",
  1419. .min_keysize = DES3_EDE_KEY_SIZE,
  1420. .max_keysize = DES3_EDE_KEY_SIZE,
  1421. .ivsize = DES3_EDE_BLOCK_SIZE,
  1422. }
  1423. },
  1424. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1425. DESC_HDR_SEL0_DEU |
  1426. DESC_HDR_MODE0_DEU_CBC |
  1427. DESC_HDR_MODE0_DEU_3DES,
  1428. }
  1429. };
  1430. struct talitos_crypto_alg {
  1431. struct list_head entry;
  1432. struct device *dev;
  1433. __be32 desc_hdr_template;
  1434. struct crypto_alg crypto_alg;
  1435. };
  1436. static int talitos_cra_init(struct crypto_tfm *tfm)
  1437. {
  1438. struct crypto_alg *alg = tfm->__crt_alg;
  1439. struct talitos_crypto_alg *talitos_alg;
  1440. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1441. talitos_alg = container_of(alg, struct talitos_crypto_alg, crypto_alg);
  1442. /* update context with ptr to dev */
  1443. ctx->dev = talitos_alg->dev;
  1444. /* copy descriptor header template value */
  1445. ctx->desc_hdr_template = talitos_alg->desc_hdr_template;
  1446. /* random first IV */
  1447. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1448. return 0;
  1449. }
  1450. /*
  1451. * given the alg's descriptor header template, determine whether descriptor
  1452. * type and primary/secondary execution units required match the hw
  1453. * capabilities description provided in the device tree node.
  1454. */
  1455. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1456. {
  1457. struct talitos_private *priv = dev_get_drvdata(dev);
  1458. int ret;
  1459. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1460. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1461. if (SECONDARY_EU(desc_hdr_template))
  1462. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1463. & priv->exec_units);
  1464. return ret;
  1465. }
  1466. static int talitos_remove(struct of_device *ofdev)
  1467. {
  1468. struct device *dev = &ofdev->dev;
  1469. struct talitos_private *priv = dev_get_drvdata(dev);
  1470. struct talitos_crypto_alg *t_alg, *n;
  1471. int i;
  1472. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1473. crypto_unregister_alg(&t_alg->crypto_alg);
  1474. list_del(&t_alg->entry);
  1475. kfree(t_alg);
  1476. }
  1477. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1478. talitos_unregister_rng(dev);
  1479. kfree(priv->submit_count);
  1480. kfree(priv->tail);
  1481. kfree(priv->head);
  1482. if (priv->fifo)
  1483. for (i = 0; i < priv->num_channels; i++)
  1484. kfree(priv->fifo[i]);
  1485. kfree(priv->fifo);
  1486. kfree(priv->head_lock);
  1487. kfree(priv->tail_lock);
  1488. if (priv->irq != NO_IRQ) {
  1489. free_irq(priv->irq, dev);
  1490. irq_dispose_mapping(priv->irq);
  1491. }
  1492. tasklet_kill(&priv->done_task);
  1493. iounmap(priv->reg);
  1494. dev_set_drvdata(dev, NULL);
  1495. kfree(priv);
  1496. return 0;
  1497. }
  1498. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  1499. struct talitos_alg_template
  1500. *template)
  1501. {
  1502. struct talitos_crypto_alg *t_alg;
  1503. struct crypto_alg *alg;
  1504. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  1505. if (!t_alg)
  1506. return ERR_PTR(-ENOMEM);
  1507. alg = &t_alg->crypto_alg;
  1508. *alg = template->alg;
  1509. alg->cra_module = THIS_MODULE;
  1510. alg->cra_init = talitos_cra_init;
  1511. alg->cra_priority = TALITOS_CRA_PRIORITY;
  1512. alg->cra_alignmask = 0;
  1513. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  1514. t_alg->desc_hdr_template = template->desc_hdr_template;
  1515. t_alg->dev = dev;
  1516. return t_alg;
  1517. }
  1518. static int talitos_probe(struct of_device *ofdev,
  1519. const struct of_device_id *match)
  1520. {
  1521. struct device *dev = &ofdev->dev;
  1522. struct device_node *np = ofdev->node;
  1523. struct talitos_private *priv;
  1524. const unsigned int *prop;
  1525. int i, err;
  1526. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  1527. if (!priv)
  1528. return -ENOMEM;
  1529. dev_set_drvdata(dev, priv);
  1530. priv->ofdev = ofdev;
  1531. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  1532. INIT_LIST_HEAD(&priv->alg_list);
  1533. priv->irq = irq_of_parse_and_map(np, 0);
  1534. if (priv->irq == NO_IRQ) {
  1535. dev_err(dev, "failed to map irq\n");
  1536. err = -EINVAL;
  1537. goto err_out;
  1538. }
  1539. /* get the irq line */
  1540. err = request_irq(priv->irq, talitos_interrupt, 0,
  1541. dev_driver_string(dev), dev);
  1542. if (err) {
  1543. dev_err(dev, "failed to request irq %d\n", priv->irq);
  1544. irq_dispose_mapping(priv->irq);
  1545. priv->irq = NO_IRQ;
  1546. goto err_out;
  1547. }
  1548. priv->reg = of_iomap(np, 0);
  1549. if (!priv->reg) {
  1550. dev_err(dev, "failed to of_iomap\n");
  1551. err = -ENOMEM;
  1552. goto err_out;
  1553. }
  1554. /* get SEC version capabilities from device tree */
  1555. prop = of_get_property(np, "fsl,num-channels", NULL);
  1556. if (prop)
  1557. priv->num_channels = *prop;
  1558. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  1559. if (prop)
  1560. priv->chfifo_len = *prop;
  1561. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  1562. if (prop)
  1563. priv->exec_units = *prop;
  1564. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  1565. if (prop)
  1566. priv->desc_types = *prop;
  1567. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  1568. !priv->exec_units || !priv->desc_types) {
  1569. dev_err(dev, "invalid property data in device tree node\n");
  1570. err = -EINVAL;
  1571. goto err_out;
  1572. }
  1573. if (of_device_is_compatible(np, "fsl,sec3.0"))
  1574. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  1575. if (of_device_is_compatible(np, "fsl,sec2.1"))
  1576. priv->features |= TALITOS_FTR_HW_AUTH_CHECK;
  1577. priv->head_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1578. GFP_KERNEL);
  1579. priv->tail_lock = kmalloc(sizeof(spinlock_t) * priv->num_channels,
  1580. GFP_KERNEL);
  1581. if (!priv->head_lock || !priv->tail_lock) {
  1582. dev_err(dev, "failed to allocate fifo locks\n");
  1583. err = -ENOMEM;
  1584. goto err_out;
  1585. }
  1586. for (i = 0; i < priv->num_channels; i++) {
  1587. spin_lock_init(&priv->head_lock[i]);
  1588. spin_lock_init(&priv->tail_lock[i]);
  1589. }
  1590. priv->fifo = kmalloc(sizeof(struct talitos_request *) *
  1591. priv->num_channels, GFP_KERNEL);
  1592. if (!priv->fifo) {
  1593. dev_err(dev, "failed to allocate request fifo\n");
  1594. err = -ENOMEM;
  1595. goto err_out;
  1596. }
  1597. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  1598. for (i = 0; i < priv->num_channels; i++) {
  1599. priv->fifo[i] = kzalloc(sizeof(struct talitos_request) *
  1600. priv->fifo_len, GFP_KERNEL);
  1601. if (!priv->fifo[i]) {
  1602. dev_err(dev, "failed to allocate request fifo %d\n", i);
  1603. err = -ENOMEM;
  1604. goto err_out;
  1605. }
  1606. }
  1607. priv->submit_count = kmalloc(sizeof(atomic_t) * priv->num_channels,
  1608. GFP_KERNEL);
  1609. if (!priv->submit_count) {
  1610. dev_err(dev, "failed to allocate fifo submit count space\n");
  1611. err = -ENOMEM;
  1612. goto err_out;
  1613. }
  1614. for (i = 0; i < priv->num_channels; i++)
  1615. atomic_set(&priv->submit_count[i], -(priv->chfifo_len - 1));
  1616. priv->head = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1617. priv->tail = kzalloc(sizeof(int) * priv->num_channels, GFP_KERNEL);
  1618. if (!priv->head || !priv->tail) {
  1619. dev_err(dev, "failed to allocate request index space\n");
  1620. err = -ENOMEM;
  1621. goto err_out;
  1622. }
  1623. /* reset and initialize the h/w */
  1624. err = init_device(dev);
  1625. if (err) {
  1626. dev_err(dev, "failed to initialize device\n");
  1627. goto err_out;
  1628. }
  1629. /* register the RNG, if available */
  1630. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  1631. err = talitos_register_rng(dev);
  1632. if (err) {
  1633. dev_err(dev, "failed to register hwrng: %d\n", err);
  1634. goto err_out;
  1635. } else
  1636. dev_info(dev, "hwrng\n");
  1637. }
  1638. /* register crypto algorithms the device supports */
  1639. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  1640. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  1641. struct talitos_crypto_alg *t_alg;
  1642. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  1643. if (IS_ERR(t_alg)) {
  1644. err = PTR_ERR(t_alg);
  1645. goto err_out;
  1646. }
  1647. err = crypto_register_alg(&t_alg->crypto_alg);
  1648. if (err) {
  1649. dev_err(dev, "%s alg registration failed\n",
  1650. t_alg->crypto_alg.cra_driver_name);
  1651. kfree(t_alg);
  1652. } else {
  1653. list_add_tail(&t_alg->entry, &priv->alg_list);
  1654. dev_info(dev, "%s\n",
  1655. t_alg->crypto_alg.cra_driver_name);
  1656. }
  1657. }
  1658. }
  1659. return 0;
  1660. err_out:
  1661. talitos_remove(ofdev);
  1662. return err;
  1663. }
  1664. static struct of_device_id talitos_match[] = {
  1665. {
  1666. .compatible = "fsl,sec2.0",
  1667. },
  1668. {},
  1669. };
  1670. MODULE_DEVICE_TABLE(of, talitos_match);
  1671. static struct of_platform_driver talitos_driver = {
  1672. .name = "talitos",
  1673. .match_table = talitos_match,
  1674. .probe = talitos_probe,
  1675. .remove = talitos_remove,
  1676. };
  1677. static int __init talitos_init(void)
  1678. {
  1679. return of_register_platform_driver(&talitos_driver);
  1680. }
  1681. module_init(talitos_init);
  1682. static void __exit talitos_exit(void)
  1683. {
  1684. of_unregister_platform_driver(&talitos_driver);
  1685. }
  1686. module_exit(talitos_exit);
  1687. MODULE_LICENSE("GPL");
  1688. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  1689. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");