acpi_pm.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * linux/drivers/clocksource/acpi_pm.c
  3. *
  4. * This file contains the ACPI PM based clocksource.
  5. *
  6. * This code was largely moved from the i386 timer_pm.c file
  7. * which was (C) Dominik Brodowski <linux@brodo.de> 2003
  8. * and contained the following comments:
  9. *
  10. * Driver to use the Power Management Timer (PMTMR) available in some
  11. * southbridges as primary timing source for the Linux kernel.
  12. *
  13. * Based on parts of linux/drivers/acpi/hardware/hwtimer.c, timer_pit.c,
  14. * timer_hpet.c, and on Arjan van de Ven's implementation for 2.4.
  15. *
  16. * This file is licensed under the GPL v2.
  17. */
  18. #include <linux/acpi_pmtmr.h>
  19. #include <linux/clocksource.h>
  20. #include <linux/timex.h>
  21. #include <linux/errno.h>
  22. #include <linux/init.h>
  23. #include <linux/pci.h>
  24. #include <linux/delay.h>
  25. #include <asm/io.h>
  26. /*
  27. * The I/O port the PMTMR resides at.
  28. * The location is detected during setup_arch(),
  29. * in arch/i386/kernel/acpi/boot.c
  30. */
  31. u32 pmtmr_ioport __read_mostly;
  32. static inline u32 read_pmtmr(void)
  33. {
  34. /* mask the output to 24 bits */
  35. return inl(pmtmr_ioport) & ACPI_PM_MASK;
  36. }
  37. u32 acpi_pm_read_verified(void)
  38. {
  39. u32 v1 = 0, v2 = 0, v3 = 0;
  40. /*
  41. * It has been reported that because of various broken
  42. * chipsets (ICH4, PIIX4 and PIIX4E) where the ACPI PM clock
  43. * source is not latched, you must read it multiple
  44. * times to ensure a safe value is read:
  45. */
  46. do {
  47. v1 = read_pmtmr();
  48. v2 = read_pmtmr();
  49. v3 = read_pmtmr();
  50. } while (unlikely((v1 > v2 && v1 < v3) || (v2 > v3 && v2 < v1)
  51. || (v3 > v1 && v3 < v2)));
  52. return v2;
  53. }
  54. static cycle_t acpi_pm_read(struct clocksource *cs)
  55. {
  56. return (cycle_t)read_pmtmr();
  57. }
  58. static struct clocksource clocksource_acpi_pm = {
  59. .name = "acpi_pm",
  60. .rating = 200,
  61. .read = acpi_pm_read,
  62. .mask = (cycle_t)ACPI_PM_MASK,
  63. .mult = 0, /*to be calculated*/
  64. .shift = 22,
  65. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  66. };
  67. #ifdef CONFIG_PCI
  68. static int __devinitdata acpi_pm_good;
  69. static int __init acpi_pm_good_setup(char *__str)
  70. {
  71. acpi_pm_good = 1;
  72. return 1;
  73. }
  74. __setup("acpi_pm_good", acpi_pm_good_setup);
  75. static cycle_t acpi_pm_read_slow(struct clocksource *cs)
  76. {
  77. return (cycle_t)acpi_pm_read_verified();
  78. }
  79. static inline void acpi_pm_need_workaround(void)
  80. {
  81. clocksource_acpi_pm.read = acpi_pm_read_slow;
  82. clocksource_acpi_pm.rating = 120;
  83. }
  84. /*
  85. * PIIX4 Errata:
  86. *
  87. * The power management timer may return improper results when read.
  88. * Although the timer value settles properly after incrementing,
  89. * while incrementing there is a 3 ns window every 69.8 ns where the
  90. * timer value is indeterminate (a 4.2% chance that the data will be
  91. * incorrect when read). As a result, the ACPI free running count up
  92. * timer specification is violated due to erroneous reads.
  93. */
  94. static void __devinit acpi_pm_check_blacklist(struct pci_dev *dev)
  95. {
  96. if (acpi_pm_good)
  97. return;
  98. /* the bug has been fixed in PIIX4M */
  99. if (dev->revision < 3) {
  100. printk(KERN_WARNING "* Found PM-Timer Bug on the chipset."
  101. " Due to workarounds for a bug,\n"
  102. "* this clock source is slow. Consider trying"
  103. " other clock sources\n");
  104. acpi_pm_need_workaround();
  105. }
  106. }
  107. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3,
  108. acpi_pm_check_blacklist);
  109. static void __devinit acpi_pm_check_graylist(struct pci_dev *dev)
  110. {
  111. if (acpi_pm_good)
  112. return;
  113. printk(KERN_WARNING "* The chipset may have PM-Timer Bug. Due to"
  114. " workarounds for a bug,\n"
  115. "* this clock source is slow. If you are sure your timer"
  116. " does not have\n"
  117. "* this bug, please use \"acpi_pm_good\" to disable the"
  118. " workaround\n");
  119. acpi_pm_need_workaround();
  120. }
  121. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
  122. acpi_pm_check_graylist);
  123. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_LE,
  124. acpi_pm_check_graylist);
  125. #endif
  126. #ifndef CONFIG_X86_64
  127. #include <asm/mach_timer.h>
  128. #define PMTMR_EXPECTED_RATE \
  129. ((CALIBRATE_LATCH * (PMTMR_TICKS_PER_SEC >> 10)) / (CLOCK_TICK_RATE>>10))
  130. /*
  131. * Some boards have the PMTMR running way too fast. We check
  132. * the PMTMR rate against PIT channel 2 to catch these cases.
  133. */
  134. static int verify_pmtmr_rate(void)
  135. {
  136. cycle_t value1, value2;
  137. unsigned long count, delta;
  138. mach_prepare_counter();
  139. value1 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
  140. mach_countup(&count);
  141. value2 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
  142. delta = (value2 - value1) & ACPI_PM_MASK;
  143. /* Check that the PMTMR delta is within 5% of what we expect */
  144. if (delta < (PMTMR_EXPECTED_RATE * 19) / 20 ||
  145. delta > (PMTMR_EXPECTED_RATE * 21) / 20) {
  146. printk(KERN_INFO "PM-Timer running at invalid rate: %lu%% "
  147. "of normal - aborting.\n",
  148. 100UL * delta / PMTMR_EXPECTED_RATE);
  149. return -1;
  150. }
  151. return 0;
  152. }
  153. #else
  154. #define verify_pmtmr_rate() (0)
  155. #endif
  156. /* Number of monotonicity checks to perform during initialization */
  157. #define ACPI_PM_MONOTONICITY_CHECKS 10
  158. /* Number of reads we try to get two different values */
  159. #define ACPI_PM_READ_CHECKS 10000
  160. static int __init init_acpi_pm_clocksource(void)
  161. {
  162. cycle_t value1, value2;
  163. unsigned int i, j = 0;
  164. if (!pmtmr_ioport)
  165. return -ENODEV;
  166. clocksource_acpi_pm.mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC,
  167. clocksource_acpi_pm.shift);
  168. /* "verify" this timing source: */
  169. for (j = 0; j < ACPI_PM_MONOTONICITY_CHECKS; j++) {
  170. udelay(100 * j);
  171. value1 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
  172. for (i = 0; i < ACPI_PM_READ_CHECKS; i++) {
  173. value2 = clocksource_acpi_pm.read(&clocksource_acpi_pm);
  174. if (value2 == value1)
  175. continue;
  176. if (value2 > value1)
  177. break;
  178. if ((value2 < value1) && ((value2) < 0xFFF))
  179. break;
  180. printk(KERN_INFO "PM-Timer had inconsistent results:"
  181. " 0x%#llx, 0x%#llx - aborting.\n",
  182. value1, value2);
  183. return -EINVAL;
  184. }
  185. if (i == ACPI_PM_READ_CHECKS) {
  186. printk(KERN_INFO "PM-Timer failed consistency check "
  187. " (0x%#llx) - aborting.\n", value1);
  188. return -ENODEV;
  189. }
  190. }
  191. if (verify_pmtmr_rate() != 0)
  192. return -ENODEV;
  193. return clocksource_register(&clocksource_acpi_pm);
  194. }
  195. /* We use fs_initcall because we want the PCI fixups to have run
  196. * but we still need to load before device_initcall
  197. */
  198. fs_initcall(init_acpi_pm_clocksource);
  199. /*
  200. * Allow an override of the IOPort. Stupid BIOSes do not tell us about
  201. * the PMTimer, but we might know where it is.
  202. */
  203. static int __init parse_pmtmr(char *arg)
  204. {
  205. unsigned long base;
  206. if (strict_strtoul(arg, 16, &base))
  207. return -EINVAL;
  208. #ifdef CONFIG_X86_64
  209. if (base > UINT_MAX)
  210. return -ERANGE;
  211. #endif
  212. printk(KERN_INFO "PMTMR IOPort override: 0x%04x -> 0x%04lx\n",
  213. pmtmr_ioport, base);
  214. pmtmr_ioport = base;
  215. return 1;
  216. }
  217. __setup("pmtmr=", parse_pmtmr);