lanai.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660
  1. /* lanai.c -- Copyright 1999-2003 by Mitchell Blank Jr <mitch@sfgoth.com>
  2. *
  3. * This program is free software; you can redistribute it and/or
  4. * modify it under the terms of the GNU General Public License
  5. * as published by the Free Software Foundation; either version
  6. * 2 of the License, or (at your option) any later version.
  7. *
  8. * This driver supports ATM cards based on the Efficient "Lanai"
  9. * chipset such as the Speedstream 3010 and the ENI-25p. The
  10. * Speedstream 3060 is currently not supported since we don't
  11. * have the code to drive the on-board Alcatel DSL chipset (yet).
  12. *
  13. * Thanks to Efficient for supporting this project with hardware,
  14. * documentation, and by answering my questions.
  15. *
  16. * Things not working yet:
  17. *
  18. * o We don't support the Speedstream 3060 yet - this card has
  19. * an on-board DSL modem chip by Alcatel and the driver will
  20. * need some extra code added to handle it
  21. *
  22. * o Note that due to limitations of the Lanai only one VCC can be
  23. * in CBR at once
  24. *
  25. * o We don't currently parse the EEPROM at all. The code is all
  26. * there as per the spec, but it doesn't actually work. I think
  27. * there may be some issues with the docs. Anyway, do NOT
  28. * enable it yet - bugs in that code may actually damage your
  29. * hardware! Because of this you should hardware an ESI before
  30. * trying to use this in a LANE or MPOA environment.
  31. *
  32. * o AAL0 is stubbed in but the actual rx/tx path isn't written yet:
  33. * vcc_tx_aal0() needs to send or queue a SKB
  34. * vcc_tx_unqueue_aal0() needs to attempt to send queued SKBs
  35. * vcc_rx_aal0() needs to handle AAL0 interrupts
  36. * This isn't too much work - I just wanted to get other things
  37. * done first.
  38. *
  39. * o lanai_change_qos() isn't written yet
  40. *
  41. * o There aren't any ioctl's yet -- I'd like to eventually support
  42. * setting loopback and LED modes that way.
  43. *
  44. * o If the segmentation engine or DMA gets shut down we should restart
  45. * card as per section 17.0i. (see lanai_reset)
  46. *
  47. * o setsockopt(SO_CIRANGE) isn't done (although despite what the
  48. * API says it isn't exactly commonly implemented)
  49. */
  50. /* Version history:
  51. * v.1.00 -- 26-JUL-2003 -- PCI/DMA updates
  52. * v.0.02 -- 11-JAN-2000 -- Endian fixes
  53. * v.0.01 -- 30-NOV-1999 -- Initial release
  54. */
  55. #include <linux/module.h>
  56. #include <linux/mm.h>
  57. #include <linux/atmdev.h>
  58. #include <asm/io.h>
  59. #include <asm/byteorder.h>
  60. #include <linux/spinlock.h>
  61. #include <linux/pci.h>
  62. #include <linux/dma-mapping.h>
  63. #include <linux/init.h>
  64. #include <linux/delay.h>
  65. #include <linux/interrupt.h>
  66. /* -------------------- TUNABLE PARAMATERS: */
  67. /*
  68. * Maximum number of VCIs per card. Setting it lower could theoretically
  69. * save some memory, but since we allocate our vcc list with get_free_pages,
  70. * it's not really likely for most architectures
  71. */
  72. #define NUM_VCI (1024)
  73. /*
  74. * Enable extra debugging
  75. */
  76. #define DEBUG
  77. /*
  78. * Debug _all_ register operations with card, except the memory test.
  79. * Also disables the timed poll to prevent extra chattiness. This
  80. * isn't for normal use
  81. */
  82. #undef DEBUG_RW
  83. /*
  84. * The programming guide specifies a full test of the on-board SRAM
  85. * at initialization time. Undefine to remove this
  86. */
  87. #define FULL_MEMORY_TEST
  88. /*
  89. * This is the number of (4 byte) service entries that we will
  90. * try to allocate at startup. Note that we will end up with
  91. * one PAGE_SIZE's worth regardless of what this is set to
  92. */
  93. #define SERVICE_ENTRIES (1024)
  94. /* TODO: make above a module load-time option */
  95. /*
  96. * We normally read the onboard EEPROM in order to discover our MAC
  97. * address. Undefine to _not_ do this
  98. */
  99. /* #define READ_EEPROM */ /* ***DONT ENABLE YET*** */
  100. /* TODO: make above a module load-time option (also) */
  101. /*
  102. * Depth of TX fifo (in 128 byte units; range 2-31)
  103. * Smaller numbers are better for network latency
  104. * Larger numbers are better for PCI latency
  105. * I'm really sure where the best tradeoff is, but the BSD driver uses
  106. * 7 and it seems to work ok.
  107. */
  108. #define TX_FIFO_DEPTH (7)
  109. /* TODO: make above a module load-time option */
  110. /*
  111. * How often (in jiffies) we will try to unstick stuck connections -
  112. * shouldn't need to happen much
  113. */
  114. #define LANAI_POLL_PERIOD (10*HZ)
  115. /* TODO: make above a module load-time option */
  116. /*
  117. * When allocating an AAL5 receiving buffer, try to make it at least
  118. * large enough to hold this many max_sdu sized PDUs
  119. */
  120. #define AAL5_RX_MULTIPLIER (3)
  121. /* TODO: make above a module load-time option */
  122. /*
  123. * Same for transmitting buffer
  124. */
  125. #define AAL5_TX_MULTIPLIER (3)
  126. /* TODO: make above a module load-time option */
  127. /*
  128. * When allocating an AAL0 transmiting buffer, how many cells should fit.
  129. * Remember we'll end up with a PAGE_SIZE of them anyway, so this isn't
  130. * really critical
  131. */
  132. #define AAL0_TX_MULTIPLIER (40)
  133. /* TODO: make above a module load-time option */
  134. /*
  135. * How large should we make the AAL0 receiving buffer. Remember that this
  136. * is shared between all AAL0 VC's
  137. */
  138. #define AAL0_RX_BUFFER_SIZE (PAGE_SIZE)
  139. /* TODO: make above a module load-time option */
  140. /*
  141. * Should we use Lanai's "powerdown" feature when no vcc's are bound?
  142. */
  143. /* #define USE_POWERDOWN */
  144. /* TODO: make above a module load-time option (also) */
  145. /* -------------------- DEBUGGING AIDS: */
  146. #define DEV_LABEL "lanai"
  147. #ifdef DEBUG
  148. #define DPRINTK(format, args...) \
  149. printk(KERN_DEBUG DEV_LABEL ": " format, ##args)
  150. #define APRINTK(truth, format, args...) \
  151. do { \
  152. if (unlikely(!(truth))) \
  153. printk(KERN_ERR DEV_LABEL ": " format, ##args); \
  154. } while (0)
  155. #else /* !DEBUG */
  156. #define DPRINTK(format, args...)
  157. #define APRINTK(truth, format, args...)
  158. #endif /* DEBUG */
  159. #ifdef DEBUG_RW
  160. #define RWDEBUG(format, args...) \
  161. printk(KERN_DEBUG DEV_LABEL ": " format, ##args)
  162. #else /* !DEBUG_RW */
  163. #define RWDEBUG(format, args...)
  164. #endif
  165. /* -------------------- DATA DEFINITIONS: */
  166. #define LANAI_MAPPING_SIZE (0x40000)
  167. #define LANAI_EEPROM_SIZE (128)
  168. typedef int vci_t;
  169. typedef void __iomem *bus_addr_t;
  170. /* DMA buffer in host memory for TX, RX, or service list. */
  171. struct lanai_buffer {
  172. u32 *start; /* From get_free_pages */
  173. u32 *end; /* One past last byte */
  174. u32 *ptr; /* Pointer to current host location */
  175. dma_addr_t dmaaddr;
  176. };
  177. struct lanai_vcc_stats {
  178. unsigned rx_nomem;
  179. union {
  180. struct {
  181. unsigned rx_badlen;
  182. unsigned service_trash;
  183. unsigned service_stream;
  184. unsigned service_rxcrc;
  185. } aal5;
  186. struct {
  187. } aal0;
  188. } x;
  189. };
  190. struct lanai_dev; /* Forward declaration */
  191. /*
  192. * This is the card-specific per-vcc data. Note that unlike some other
  193. * drivers there is NOT a 1-to-1 correspondance between these and
  194. * atm_vcc's - each one of these represents an actual 2-way vcc, but
  195. * an atm_vcc can be 1-way and share with a 1-way vcc in the other
  196. * direction. To make it weirder, there can even be 0-way vccs
  197. * bound to us, waiting to do a change_qos
  198. */
  199. struct lanai_vcc {
  200. bus_addr_t vbase; /* Base of VCC's registers */
  201. struct lanai_vcc_stats stats;
  202. int nref; /* # of atm_vcc's who reference us */
  203. vci_t vci;
  204. struct {
  205. struct lanai_buffer buf;
  206. struct atm_vcc *atmvcc; /* atm_vcc who is receiver */
  207. } rx;
  208. struct {
  209. struct lanai_buffer buf;
  210. struct atm_vcc *atmvcc; /* atm_vcc who is transmitter */
  211. int endptr; /* last endptr from service entry */
  212. struct sk_buff_head backlog;
  213. void (*unqueue)(struct lanai_dev *, struct lanai_vcc *, int);
  214. } tx;
  215. };
  216. enum lanai_type {
  217. lanai2 = PCI_DEVICE_ID_EF_ATM_LANAI2,
  218. lanaihb = PCI_DEVICE_ID_EF_ATM_LANAIHB
  219. };
  220. struct lanai_dev_stats {
  221. unsigned ovfl_trash; /* # of cells dropped - buffer overflow */
  222. unsigned vci_trash; /* # of cells dropped - closed vci */
  223. unsigned hec_err; /* # of cells dropped - bad HEC */
  224. unsigned atm_ovfl; /* # of cells dropped - rx fifo overflow */
  225. unsigned pcierr_parity_detect;
  226. unsigned pcierr_serr_set;
  227. unsigned pcierr_master_abort;
  228. unsigned pcierr_m_target_abort;
  229. unsigned pcierr_s_target_abort;
  230. unsigned pcierr_master_parity;
  231. unsigned service_notx;
  232. unsigned service_norx;
  233. unsigned service_rxnotaal5;
  234. unsigned dma_reenable;
  235. unsigned card_reset;
  236. };
  237. struct lanai_dev {
  238. bus_addr_t base;
  239. struct lanai_dev_stats stats;
  240. struct lanai_buffer service;
  241. struct lanai_vcc **vccs;
  242. #ifdef USE_POWERDOWN
  243. int nbound; /* number of bound vccs */
  244. #endif
  245. enum lanai_type type;
  246. vci_t num_vci; /* Currently just NUM_VCI */
  247. u8 eeprom[LANAI_EEPROM_SIZE];
  248. u32 serialno, magicno;
  249. struct pci_dev *pci;
  250. DECLARE_BITMAP(backlog_vccs, NUM_VCI); /* VCCs with tx backlog */
  251. DECLARE_BITMAP(transmit_ready, NUM_VCI); /* VCCs with transmit space */
  252. struct timer_list timer;
  253. int naal0;
  254. struct lanai_buffer aal0buf; /* AAL0 RX buffers */
  255. u32 conf1, conf2; /* CONFIG[12] registers */
  256. u32 status; /* STATUS register */
  257. spinlock_t endtxlock;
  258. spinlock_t servicelock;
  259. struct atm_vcc *cbrvcc;
  260. int number;
  261. int board_rev;
  262. /* TODO - look at race conditions with maintence of conf1/conf2 */
  263. /* TODO - transmit locking: should we use _irq not _irqsave? */
  264. /* TODO - organize above in some rational fashion (see <asm/cache.h>) */
  265. };
  266. /*
  267. * Each device has two bitmaps for each VCC (baclog_vccs and transmit_ready)
  268. * This function iterates one of these, calling a given function for each
  269. * vci with their bit set
  270. */
  271. static void vci_bitfield_iterate(struct lanai_dev *lanai,
  272. const unsigned long *lp,
  273. void (*func)(struct lanai_dev *,vci_t vci))
  274. {
  275. vci_t vci = find_first_bit(lp, NUM_VCI);
  276. while (vci < NUM_VCI) {
  277. func(lanai, vci);
  278. vci = find_next_bit(lp, NUM_VCI, vci + 1);
  279. }
  280. }
  281. /* -------------------- BUFFER UTILITIES: */
  282. /*
  283. * Lanai needs DMA buffers aligned to 256 bytes of at least 1024 bytes -
  284. * usually any page allocation will do. Just to be safe in case
  285. * PAGE_SIZE is insanely tiny, though...
  286. */
  287. #define LANAI_PAGE_SIZE ((PAGE_SIZE >= 1024) ? PAGE_SIZE : 1024)
  288. /*
  289. * Allocate a buffer in host RAM for service list, RX, or TX
  290. * Returns buf->start==NULL if no memory
  291. * Note that the size will be rounded up 2^n bytes, and
  292. * if we can't allocate that we'll settle for something smaller
  293. * until minbytes
  294. */
  295. static void lanai_buf_allocate(struct lanai_buffer *buf,
  296. size_t bytes, size_t minbytes, struct pci_dev *pci)
  297. {
  298. int size;
  299. if (bytes > (128 * 1024)) /* max lanai buffer size */
  300. bytes = 128 * 1024;
  301. for (size = LANAI_PAGE_SIZE; size < bytes; size *= 2)
  302. ;
  303. if (minbytes < LANAI_PAGE_SIZE)
  304. minbytes = LANAI_PAGE_SIZE;
  305. do {
  306. /*
  307. * Technically we could use non-consistent mappings for
  308. * everything, but the way the lanai uses DMA memory would
  309. * make that a terrific pain. This is much simpler.
  310. */
  311. buf->start = pci_alloc_consistent(pci, size, &buf->dmaaddr);
  312. if (buf->start != NULL) { /* Success */
  313. /* Lanai requires 256-byte alignment of DMA bufs */
  314. APRINTK((buf->dmaaddr & ~0xFFFFFF00) == 0,
  315. "bad dmaaddr: 0x%lx\n",
  316. (unsigned long) buf->dmaaddr);
  317. buf->ptr = buf->start;
  318. buf->end = (u32 *)
  319. (&((unsigned char *) buf->start)[size]);
  320. memset(buf->start, 0, size);
  321. break;
  322. }
  323. size /= 2;
  324. } while (size >= minbytes);
  325. }
  326. /* size of buffer in bytes */
  327. static inline size_t lanai_buf_size(const struct lanai_buffer *buf)
  328. {
  329. return ((unsigned long) buf->end) - ((unsigned long) buf->start);
  330. }
  331. static void lanai_buf_deallocate(struct lanai_buffer *buf,
  332. struct pci_dev *pci)
  333. {
  334. if (buf->start != NULL) {
  335. pci_free_consistent(pci, lanai_buf_size(buf),
  336. buf->start, buf->dmaaddr);
  337. buf->start = buf->end = buf->ptr = NULL;
  338. }
  339. }
  340. /* size of buffer as "card order" (0=1k .. 7=128k) */
  341. static int lanai_buf_size_cardorder(const struct lanai_buffer *buf)
  342. {
  343. int order = get_order(lanai_buf_size(buf)) + (PAGE_SHIFT - 10);
  344. /* This can only happen if PAGE_SIZE is gigantic, but just in case */
  345. if (order > 7)
  346. order = 7;
  347. return order;
  348. }
  349. /* -------------------- PORT I/O UTILITIES: */
  350. /* Registers (and their bit-fields) */
  351. enum lanai_register {
  352. Reset_Reg = 0x00, /* Reset; read for chip type; bits: */
  353. #define RESET_GET_BOARD_REV(x) (((x)>> 0)&0x03) /* Board revision */
  354. #define RESET_GET_BOARD_ID(x) (((x)>> 2)&0x03) /* Board ID */
  355. #define BOARD_ID_LANAI256 (0) /* 25.6M adapter card */
  356. Endian_Reg = 0x04, /* Endian setting */
  357. IntStatus_Reg = 0x08, /* Interrupt status */
  358. IntStatusMasked_Reg = 0x0C, /* Interrupt status (masked) */
  359. IntAck_Reg = 0x10, /* Interrupt acknowledge */
  360. IntAckMasked_Reg = 0x14, /* Interrupt acknowledge (masked) */
  361. IntStatusSet_Reg = 0x18, /* Get status + enable/disable */
  362. IntStatusSetMasked_Reg = 0x1C, /* Get status + en/di (masked) */
  363. IntControlEna_Reg = 0x20, /* Interrupt control enable */
  364. IntControlDis_Reg = 0x24, /* Interrupt control disable */
  365. Status_Reg = 0x28, /* Status */
  366. #define STATUS_PROMDATA (0x00000001) /* PROM_DATA pin */
  367. #define STATUS_WAITING (0x00000002) /* Interrupt being delayed */
  368. #define STATUS_SOOL (0x00000004) /* SOOL alarm */
  369. #define STATUS_LOCD (0x00000008) /* LOCD alarm */
  370. #define STATUS_LED (0x00000010) /* LED (HAPPI) output */
  371. #define STATUS_GPIN (0x00000020) /* GPIN pin */
  372. #define STATUS_BUTTBUSY (0x00000040) /* Butt register is pending */
  373. Config1_Reg = 0x2C, /* Config word 1; bits: */
  374. #define CONFIG1_PROMDATA (0x00000001) /* PROM_DATA pin */
  375. #define CONFIG1_PROMCLK (0x00000002) /* PROM_CLK pin */
  376. #define CONFIG1_SET_READMODE(x) ((x)*0x004) /* PCI BM reads; values: */
  377. #define READMODE_PLAIN (0) /* Plain memory read */
  378. #define READMODE_LINE (2) /* Memory read line */
  379. #define READMODE_MULTIPLE (3) /* Memory read multiple */
  380. #define CONFIG1_DMA_ENABLE (0x00000010) /* Turn on DMA */
  381. #define CONFIG1_POWERDOWN (0x00000020) /* Turn off clocks */
  382. #define CONFIG1_SET_LOOPMODE(x) ((x)*0x080) /* Clock&loop mode; values: */
  383. #define LOOPMODE_NORMAL (0) /* Normal - no loop */
  384. #define LOOPMODE_TIME (1)
  385. #define LOOPMODE_DIAG (2)
  386. #define LOOPMODE_LINE (3)
  387. #define CONFIG1_MASK_LOOPMODE (0x00000180)
  388. #define CONFIG1_SET_LEDMODE(x) ((x)*0x0200) /* Mode of LED; values: */
  389. #define LEDMODE_NOT_SOOL (0) /* !SOOL */
  390. #define LEDMODE_OFF (1) /* 0 */
  391. #define LEDMODE_ON (2) /* 1 */
  392. #define LEDMODE_NOT_LOCD (3) /* !LOCD */
  393. #define LEDMORE_GPIN (4) /* GPIN */
  394. #define LEDMODE_NOT_GPIN (7) /* !GPIN */
  395. #define CONFIG1_MASK_LEDMODE (0x00000E00)
  396. #define CONFIG1_GPOUT1 (0x00001000) /* Toggle for reset */
  397. #define CONFIG1_GPOUT2 (0x00002000) /* Loopback PHY */
  398. #define CONFIG1_GPOUT3 (0x00004000) /* Loopback lanai */
  399. Config2_Reg = 0x30, /* Config word 2; bits: */
  400. #define CONFIG2_HOWMANY (0x00000001) /* >512 VCIs? */
  401. #define CONFIG2_PTI7_MODE (0x00000002) /* Make PTI=7 RM, not OAM */
  402. #define CONFIG2_VPI_CHK_DIS (0x00000004) /* Ignore RX VPI value */
  403. #define CONFIG2_HEC_DROP (0x00000008) /* Drop cells w/ HEC errors */
  404. #define CONFIG2_VCI0_NORMAL (0x00000010) /* Treat VCI=0 normally */
  405. #define CONFIG2_CBR_ENABLE (0x00000020) /* Deal with CBR traffic */
  406. #define CONFIG2_TRASH_ALL (0x00000040) /* Trashing incoming cells */
  407. #define CONFIG2_TX_DISABLE (0x00000080) /* Trashing outgoing cells */
  408. #define CONFIG2_SET_TRASH (0x00000100) /* Turn trashing on */
  409. Statistics_Reg = 0x34, /* Statistics; bits: */
  410. #define STATS_GET_FIFO_OVFL(x) (((x)>> 0)&0xFF) /* FIFO overflowed */
  411. #define STATS_GET_HEC_ERR(x) (((x)>> 8)&0xFF) /* HEC was bad */
  412. #define STATS_GET_BAD_VCI(x) (((x)>>16)&0xFF) /* VCI not open */
  413. #define STATS_GET_BUF_OVFL(x) (((x)>>24)&0xFF) /* VCC buffer full */
  414. ServiceStuff_Reg = 0x38, /* Service stuff; bits: */
  415. #define SSTUFF_SET_SIZE(x) ((x)*0x20000000) /* size of service buffer */
  416. #define SSTUFF_SET_ADDR(x) ((x)>>8) /* set address of buffer */
  417. ServWrite_Reg = 0x3C, /* ServWrite Pointer */
  418. ServRead_Reg = 0x40, /* ServRead Pointer */
  419. TxDepth_Reg = 0x44, /* FIFO Transmit Depth */
  420. Butt_Reg = 0x48, /* Butt register */
  421. CBR_ICG_Reg = 0x50,
  422. CBR_PTR_Reg = 0x54,
  423. PingCount_Reg = 0x58, /* Ping count */
  424. DMA_Addr_Reg = 0x5C /* DMA address */
  425. };
  426. static inline bus_addr_t reg_addr(const struct lanai_dev *lanai,
  427. enum lanai_register reg)
  428. {
  429. return lanai->base + reg;
  430. }
  431. static inline u32 reg_read(const struct lanai_dev *lanai,
  432. enum lanai_register reg)
  433. {
  434. u32 t;
  435. t = readl(reg_addr(lanai, reg));
  436. RWDEBUG("R [0x%08X] 0x%02X = 0x%08X\n", (unsigned int) lanai->base,
  437. (int) reg, t);
  438. return t;
  439. }
  440. static inline void reg_write(const struct lanai_dev *lanai, u32 val,
  441. enum lanai_register reg)
  442. {
  443. RWDEBUG("W [0x%08X] 0x%02X < 0x%08X\n", (unsigned int) lanai->base,
  444. (int) reg, val);
  445. writel(val, reg_addr(lanai, reg));
  446. }
  447. static inline void conf1_write(const struct lanai_dev *lanai)
  448. {
  449. reg_write(lanai, lanai->conf1, Config1_Reg);
  450. }
  451. static inline void conf2_write(const struct lanai_dev *lanai)
  452. {
  453. reg_write(lanai, lanai->conf2, Config2_Reg);
  454. }
  455. /* Same as conf2_write(), but defers I/O if we're powered down */
  456. static inline void conf2_write_if_powerup(const struct lanai_dev *lanai)
  457. {
  458. #ifdef USE_POWERDOWN
  459. if (unlikely((lanai->conf1 & CONFIG1_POWERDOWN) != 0))
  460. return;
  461. #endif /* USE_POWERDOWN */
  462. conf2_write(lanai);
  463. }
  464. static inline void reset_board(const struct lanai_dev *lanai)
  465. {
  466. DPRINTK("about to reset board\n");
  467. reg_write(lanai, 0, Reset_Reg);
  468. /*
  469. * If we don't delay a little while here then we can end up
  470. * leaving the card in a VERY weird state and lock up the
  471. * PCI bus. This isn't documented anywhere but I've convinced
  472. * myself after a lot of painful experimentation
  473. */
  474. udelay(5);
  475. }
  476. /* -------------------- CARD SRAM UTILITIES: */
  477. /* The SRAM is mapped into normal PCI memory space - the only catch is
  478. * that it is only 16-bits wide but must be accessed as 32-bit. The
  479. * 16 high bits will be zero. We don't hide this, since they get
  480. * programmed mostly like discrete registers anyway
  481. */
  482. #define SRAM_START (0x20000)
  483. #define SRAM_BYTES (0x20000) /* Again, half don't really exist */
  484. static inline bus_addr_t sram_addr(const struct lanai_dev *lanai, int offset)
  485. {
  486. return lanai->base + SRAM_START + offset;
  487. }
  488. static inline u32 sram_read(const struct lanai_dev *lanai, int offset)
  489. {
  490. return readl(sram_addr(lanai, offset));
  491. }
  492. static inline void sram_write(const struct lanai_dev *lanai,
  493. u32 val, int offset)
  494. {
  495. writel(val, sram_addr(lanai, offset));
  496. }
  497. static int __devinit sram_test_word(const struct lanai_dev *lanai,
  498. int offset, u32 pattern)
  499. {
  500. u32 readback;
  501. sram_write(lanai, pattern, offset);
  502. readback = sram_read(lanai, offset);
  503. if (likely(readback == pattern))
  504. return 0;
  505. printk(KERN_ERR DEV_LABEL
  506. "(itf %d): SRAM word at %d bad: wrote 0x%X, read 0x%X\n",
  507. lanai->number, offset,
  508. (unsigned int) pattern, (unsigned int) readback);
  509. return -EIO;
  510. }
  511. static int __devinit sram_test_pass(const struct lanai_dev *lanai, u32 pattern)
  512. {
  513. int offset, result = 0;
  514. for (offset = 0; offset < SRAM_BYTES && result == 0; offset += 4)
  515. result = sram_test_word(lanai, offset, pattern);
  516. return result;
  517. }
  518. static int __devinit sram_test_and_clear(const struct lanai_dev *lanai)
  519. {
  520. #ifdef FULL_MEMORY_TEST
  521. int result;
  522. DPRINTK("testing SRAM\n");
  523. if ((result = sram_test_pass(lanai, 0x5555)) != 0)
  524. return result;
  525. if ((result = sram_test_pass(lanai, 0xAAAA)) != 0)
  526. return result;
  527. #endif
  528. DPRINTK("clearing SRAM\n");
  529. return sram_test_pass(lanai, 0x0000);
  530. }
  531. /* -------------------- CARD-BASED VCC TABLE UTILITIES: */
  532. /* vcc table */
  533. enum lanai_vcc_offset {
  534. vcc_rxaddr1 = 0x00, /* Location1, plus bits: */
  535. #define RXADDR1_SET_SIZE(x) ((x)*0x0000100) /* size of RX buffer */
  536. #define RXADDR1_SET_RMMODE(x) ((x)*0x00800) /* RM cell action; values: */
  537. #define RMMODE_TRASH (0) /* discard */
  538. #define RMMODE_PRESERVE (1) /* input as AAL0 */
  539. #define RMMODE_PIPE (2) /* pipe to coscheduler */
  540. #define RMMODE_PIPEALL (3) /* pipe non-RM too */
  541. #define RXADDR1_OAM_PRESERVE (0x00002000) /* Input OAM cells as AAL0 */
  542. #define RXADDR1_SET_MODE(x) ((x)*0x0004000) /* Reassembly mode */
  543. #define RXMODE_TRASH (0) /* discard */
  544. #define RXMODE_AAL0 (1) /* non-AAL5 mode */
  545. #define RXMODE_AAL5 (2) /* AAL5, intr. each PDU */
  546. #define RXMODE_AAL5_STREAM (3) /* AAL5 w/o per-PDU intr */
  547. vcc_rxaddr2 = 0x04, /* Location2 */
  548. vcc_rxcrc1 = 0x08, /* RX CRC claculation space */
  549. vcc_rxcrc2 = 0x0C,
  550. vcc_rxwriteptr = 0x10, /* RX writeptr, plus bits: */
  551. #define RXWRITEPTR_LASTEFCI (0x00002000) /* Last PDU had EFCI bit */
  552. #define RXWRITEPTR_DROPPING (0x00004000) /* Had error, dropping */
  553. #define RXWRITEPTR_TRASHING (0x00008000) /* Trashing */
  554. vcc_rxbufstart = 0x14, /* RX bufstart, plus bits: */
  555. #define RXBUFSTART_CLP (0x00004000)
  556. #define RXBUFSTART_CI (0x00008000)
  557. vcc_rxreadptr = 0x18, /* RX readptr */
  558. vcc_txicg = 0x1C, /* TX ICG */
  559. vcc_txaddr1 = 0x20, /* Location1, plus bits: */
  560. #define TXADDR1_SET_SIZE(x) ((x)*0x0000100) /* size of TX buffer */
  561. #define TXADDR1_ABR (0x00008000) /* use ABR (doesn't work) */
  562. vcc_txaddr2 = 0x24, /* Location2 */
  563. vcc_txcrc1 = 0x28, /* TX CRC claculation space */
  564. vcc_txcrc2 = 0x2C,
  565. vcc_txreadptr = 0x30, /* TX Readptr, plus bits: */
  566. #define TXREADPTR_GET_PTR(x) ((x)&0x01FFF)
  567. #define TXREADPTR_MASK_DELTA (0x0000E000) /* ? */
  568. vcc_txendptr = 0x34, /* TX Endptr, plus bits: */
  569. #define TXENDPTR_CLP (0x00002000)
  570. #define TXENDPTR_MASK_PDUMODE (0x0000C000) /* PDU mode; values: */
  571. #define PDUMODE_AAL0 (0*0x04000)
  572. #define PDUMODE_AAL5 (2*0x04000)
  573. #define PDUMODE_AAL5STREAM (3*0x04000)
  574. vcc_txwriteptr = 0x38, /* TX Writeptr */
  575. #define TXWRITEPTR_GET_PTR(x) ((x)&0x1FFF)
  576. vcc_txcbr_next = 0x3C /* # of next CBR VCI in ring */
  577. #define TXCBR_NEXT_BOZO (0x00008000) /* "bozo bit" */
  578. };
  579. #define CARDVCC_SIZE (0x40)
  580. static inline bus_addr_t cardvcc_addr(const struct lanai_dev *lanai,
  581. vci_t vci)
  582. {
  583. return sram_addr(lanai, vci * CARDVCC_SIZE);
  584. }
  585. static inline u32 cardvcc_read(const struct lanai_vcc *lvcc,
  586. enum lanai_vcc_offset offset)
  587. {
  588. u32 val;
  589. APRINTK(lvcc->vbase != NULL, "cardvcc_read: unbound vcc!\n");
  590. val= readl(lvcc->vbase + offset);
  591. RWDEBUG("VR vci=%04d 0x%02X = 0x%08X\n",
  592. lvcc->vci, (int) offset, val);
  593. return val;
  594. }
  595. static inline void cardvcc_write(const struct lanai_vcc *lvcc,
  596. u32 val, enum lanai_vcc_offset offset)
  597. {
  598. APRINTK(lvcc->vbase != NULL, "cardvcc_write: unbound vcc!\n");
  599. APRINTK((val & ~0xFFFF) == 0,
  600. "cardvcc_write: bad val 0x%X (vci=%d, addr=0x%02X)\n",
  601. (unsigned int) val, lvcc->vci, (unsigned int) offset);
  602. RWDEBUG("VW vci=%04d 0x%02X > 0x%08X\n",
  603. lvcc->vci, (unsigned int) offset, (unsigned int) val);
  604. writel(val, lvcc->vbase + offset);
  605. }
  606. /* -------------------- COMPUTE SIZE OF AN AAL5 PDU: */
  607. /* How many bytes will an AAL5 PDU take to transmit - remember that:
  608. * o we need to add 8 bytes for length, CPI, UU, and CRC
  609. * o we need to round up to 48 bytes for cells
  610. */
  611. static inline int aal5_size(int size)
  612. {
  613. int cells = (size + 8 + 47) / 48;
  614. return cells * 48;
  615. }
  616. /* How many bytes can we send if we have "space" space, assuming we have
  617. * to send full cells
  618. */
  619. static inline int aal5_spacefor(int space)
  620. {
  621. int cells = space / 48;
  622. return cells * 48;
  623. }
  624. /* -------------------- FREE AN ATM SKB: */
  625. static inline void lanai_free_skb(struct atm_vcc *atmvcc, struct sk_buff *skb)
  626. {
  627. if (atmvcc->pop != NULL)
  628. atmvcc->pop(atmvcc, skb);
  629. else
  630. dev_kfree_skb_any(skb);
  631. }
  632. /* -------------------- TURN VCCS ON AND OFF: */
  633. static void host_vcc_start_rx(const struct lanai_vcc *lvcc)
  634. {
  635. u32 addr1;
  636. if (lvcc->rx.atmvcc->qos.aal == ATM_AAL5) {
  637. dma_addr_t dmaaddr = lvcc->rx.buf.dmaaddr;
  638. cardvcc_write(lvcc, 0xFFFF, vcc_rxcrc1);
  639. cardvcc_write(lvcc, 0xFFFF, vcc_rxcrc2);
  640. cardvcc_write(lvcc, 0, vcc_rxwriteptr);
  641. cardvcc_write(lvcc, 0, vcc_rxbufstart);
  642. cardvcc_write(lvcc, 0, vcc_rxreadptr);
  643. cardvcc_write(lvcc, (dmaaddr >> 16) & 0xFFFF, vcc_rxaddr2);
  644. addr1 = ((dmaaddr >> 8) & 0xFF) |
  645. RXADDR1_SET_SIZE(lanai_buf_size_cardorder(&lvcc->rx.buf))|
  646. RXADDR1_SET_RMMODE(RMMODE_TRASH) | /* ??? */
  647. /* RXADDR1_OAM_PRESERVE | --- no OAM support yet */
  648. RXADDR1_SET_MODE(RXMODE_AAL5);
  649. } else
  650. addr1 = RXADDR1_SET_RMMODE(RMMODE_PRESERVE) | /* ??? */
  651. RXADDR1_OAM_PRESERVE | /* ??? */
  652. RXADDR1_SET_MODE(RXMODE_AAL0);
  653. /* This one must be last! */
  654. cardvcc_write(lvcc, addr1, vcc_rxaddr1);
  655. }
  656. static void host_vcc_start_tx(const struct lanai_vcc *lvcc)
  657. {
  658. dma_addr_t dmaaddr = lvcc->tx.buf.dmaaddr;
  659. cardvcc_write(lvcc, 0, vcc_txicg);
  660. cardvcc_write(lvcc, 0xFFFF, vcc_txcrc1);
  661. cardvcc_write(lvcc, 0xFFFF, vcc_txcrc2);
  662. cardvcc_write(lvcc, 0, vcc_txreadptr);
  663. cardvcc_write(lvcc, 0, vcc_txendptr);
  664. cardvcc_write(lvcc, 0, vcc_txwriteptr);
  665. cardvcc_write(lvcc,
  666. (lvcc->tx.atmvcc->qos.txtp.traffic_class == ATM_CBR) ?
  667. TXCBR_NEXT_BOZO | lvcc->vci : 0, vcc_txcbr_next);
  668. cardvcc_write(lvcc, (dmaaddr >> 16) & 0xFFFF, vcc_txaddr2);
  669. cardvcc_write(lvcc,
  670. ((dmaaddr >> 8) & 0xFF) |
  671. TXADDR1_SET_SIZE(lanai_buf_size_cardorder(&lvcc->tx.buf)),
  672. vcc_txaddr1);
  673. }
  674. /* Shutdown receiving on card */
  675. static void lanai_shutdown_rx_vci(const struct lanai_vcc *lvcc)
  676. {
  677. if (lvcc->vbase == NULL) /* We were never bound to a VCI */
  678. return;
  679. /* 15.1.1 - set to trashing, wait one cell time (15us) */
  680. cardvcc_write(lvcc,
  681. RXADDR1_SET_RMMODE(RMMODE_TRASH) |
  682. RXADDR1_SET_MODE(RXMODE_TRASH), vcc_rxaddr1);
  683. udelay(15);
  684. /* 15.1.2 - clear rest of entries */
  685. cardvcc_write(lvcc, 0, vcc_rxaddr2);
  686. cardvcc_write(lvcc, 0, vcc_rxcrc1);
  687. cardvcc_write(lvcc, 0, vcc_rxcrc2);
  688. cardvcc_write(lvcc, 0, vcc_rxwriteptr);
  689. cardvcc_write(lvcc, 0, vcc_rxbufstart);
  690. cardvcc_write(lvcc, 0, vcc_rxreadptr);
  691. }
  692. /* Shutdown transmitting on card.
  693. * Unfortunately the lanai needs us to wait until all the data
  694. * drains out of the buffer before we can dealloc it, so this
  695. * can take awhile -- up to 370ms for a full 128KB buffer
  696. * assuming everone else is quiet. In theory the time is
  697. * boundless if there's a CBR VCC holding things up.
  698. */
  699. static void lanai_shutdown_tx_vci(struct lanai_dev *lanai,
  700. struct lanai_vcc *lvcc)
  701. {
  702. struct sk_buff *skb;
  703. unsigned long flags, timeout;
  704. int read, write, lastread = -1;
  705. APRINTK(!in_interrupt(),
  706. "lanai_shutdown_tx_vci called w/o process context!\n");
  707. if (lvcc->vbase == NULL) /* We were never bound to a VCI */
  708. return;
  709. /* 15.2.1 - wait for queue to drain */
  710. while ((skb = skb_dequeue(&lvcc->tx.backlog)) != NULL)
  711. lanai_free_skb(lvcc->tx.atmvcc, skb);
  712. read_lock_irqsave(&vcc_sklist_lock, flags);
  713. __clear_bit(lvcc->vci, lanai->backlog_vccs);
  714. read_unlock_irqrestore(&vcc_sklist_lock, flags);
  715. /*
  716. * We need to wait for the VCC to drain but don't wait forever. We
  717. * give each 1K of buffer size 1/128th of a second to clear out.
  718. * TODO: maybe disable CBR if we're about to timeout?
  719. */
  720. timeout = jiffies +
  721. (((lanai_buf_size(&lvcc->tx.buf) / 1024) * HZ) >> 7);
  722. write = TXWRITEPTR_GET_PTR(cardvcc_read(lvcc, vcc_txwriteptr));
  723. for (;;) {
  724. read = TXREADPTR_GET_PTR(cardvcc_read(lvcc, vcc_txreadptr));
  725. if (read == write && /* Is TX buffer empty? */
  726. (lvcc->tx.atmvcc->qos.txtp.traffic_class != ATM_CBR ||
  727. (cardvcc_read(lvcc, vcc_txcbr_next) &
  728. TXCBR_NEXT_BOZO) == 0))
  729. break;
  730. if (read != lastread) { /* Has there been any progress? */
  731. lastread = read;
  732. timeout += HZ / 10;
  733. }
  734. if (unlikely(time_after(jiffies, timeout))) {
  735. printk(KERN_ERR DEV_LABEL "(itf %d): Timed out on "
  736. "backlog closing vci %d\n",
  737. lvcc->tx.atmvcc->dev->number, lvcc->vci);
  738. DPRINTK("read, write = %d, %d\n", read, write);
  739. break;
  740. }
  741. msleep(40);
  742. }
  743. /* 15.2.2 - clear out all tx registers */
  744. cardvcc_write(lvcc, 0, vcc_txreadptr);
  745. cardvcc_write(lvcc, 0, vcc_txwriteptr);
  746. cardvcc_write(lvcc, 0, vcc_txendptr);
  747. cardvcc_write(lvcc, 0, vcc_txcrc1);
  748. cardvcc_write(lvcc, 0, vcc_txcrc2);
  749. cardvcc_write(lvcc, 0, vcc_txaddr2);
  750. cardvcc_write(lvcc, 0, vcc_txaddr1);
  751. }
  752. /* -------------------- MANAGING AAL0 RX BUFFER: */
  753. static inline int aal0_buffer_allocate(struct lanai_dev *lanai)
  754. {
  755. DPRINTK("aal0_buffer_allocate: allocating AAL0 RX buffer\n");
  756. lanai_buf_allocate(&lanai->aal0buf, AAL0_RX_BUFFER_SIZE, 80,
  757. lanai->pci);
  758. return (lanai->aal0buf.start == NULL) ? -ENOMEM : 0;
  759. }
  760. static inline void aal0_buffer_free(struct lanai_dev *lanai)
  761. {
  762. DPRINTK("aal0_buffer_allocate: freeing AAL0 RX buffer\n");
  763. lanai_buf_deallocate(&lanai->aal0buf, lanai->pci);
  764. }
  765. /* -------------------- EEPROM UTILITIES: */
  766. /* Offsets of data in the EEPROM */
  767. #define EEPROM_COPYRIGHT (0)
  768. #define EEPROM_COPYRIGHT_LEN (44)
  769. #define EEPROM_CHECKSUM (62)
  770. #define EEPROM_CHECKSUM_REV (63)
  771. #define EEPROM_MAC (64)
  772. #define EEPROM_MAC_REV (70)
  773. #define EEPROM_SERIAL (112)
  774. #define EEPROM_SERIAL_REV (116)
  775. #define EEPROM_MAGIC (120)
  776. #define EEPROM_MAGIC_REV (124)
  777. #define EEPROM_MAGIC_VALUE (0x5AB478D2)
  778. #ifndef READ_EEPROM
  779. /* Stub functions to use if EEPROM reading is disabled */
  780. static int __devinit eeprom_read(struct lanai_dev *lanai)
  781. {
  782. printk(KERN_INFO DEV_LABEL "(itf %d): *NOT* reading EEPROM\n",
  783. lanai->number);
  784. memset(&lanai->eeprom[EEPROM_MAC], 0, 6);
  785. return 0;
  786. }
  787. static int __devinit eeprom_validate(struct lanai_dev *lanai)
  788. {
  789. lanai->serialno = 0;
  790. lanai->magicno = EEPROM_MAGIC_VALUE;
  791. return 0;
  792. }
  793. #else /* READ_EEPROM */
  794. static int __devinit eeprom_read(struct lanai_dev *lanai)
  795. {
  796. int i, address;
  797. u8 data;
  798. u32 tmp;
  799. #define set_config1(x) do { lanai->conf1 = x; conf1_write(lanai); \
  800. } while (0)
  801. #define clock_h() set_config1(lanai->conf1 | CONFIG1_PROMCLK)
  802. #define clock_l() set_config1(lanai->conf1 &~ CONFIG1_PROMCLK)
  803. #define data_h() set_config1(lanai->conf1 | CONFIG1_PROMDATA)
  804. #define data_l() set_config1(lanai->conf1 &~ CONFIG1_PROMDATA)
  805. #define pre_read() do { data_h(); clock_h(); udelay(5); } while (0)
  806. #define read_pin() (reg_read(lanai, Status_Reg) & STATUS_PROMDATA)
  807. #define send_stop() do { data_l(); udelay(5); clock_h(); udelay(5); \
  808. data_h(); udelay(5); } while (0)
  809. /* start with both clock and data high */
  810. data_h(); clock_h(); udelay(5);
  811. for (address = 0; address < LANAI_EEPROM_SIZE; address++) {
  812. data = (address << 1) | 1; /* Command=read + address */
  813. /* send start bit */
  814. data_l(); udelay(5);
  815. clock_l(); udelay(5);
  816. for (i = 128; i != 0; i >>= 1) { /* write command out */
  817. tmp = (lanai->conf1 & ~CONFIG1_PROMDATA) |
  818. ((data & i) ? CONFIG1_PROMDATA : 0);
  819. if (lanai->conf1 != tmp) {
  820. set_config1(tmp);
  821. udelay(5); /* Let new data settle */
  822. }
  823. clock_h(); udelay(5); clock_l(); udelay(5);
  824. }
  825. /* look for ack */
  826. data_h(); clock_h(); udelay(5);
  827. if (read_pin() != 0)
  828. goto error; /* No ack seen */
  829. clock_l(); udelay(5);
  830. /* read back result */
  831. for (data = 0, i = 7; i >= 0; i--) {
  832. data_h(); clock_h(); udelay(5);
  833. data = (data << 1) | !!read_pin();
  834. clock_l(); udelay(5);
  835. }
  836. /* look again for ack */
  837. data_h(); clock_h(); udelay(5);
  838. if (read_pin() == 0)
  839. goto error; /* Spurious ack */
  840. clock_l(); udelay(5);
  841. send_stop();
  842. lanai->eeprom[address] = data;
  843. DPRINTK("EEPROM 0x%04X %02X\n",
  844. (unsigned int) address, (unsigned int) data);
  845. }
  846. return 0;
  847. error:
  848. clock_l(); udelay(5); /* finish read */
  849. send_stop();
  850. printk(KERN_ERR DEV_LABEL "(itf %d): error reading EEPROM byte %d\n",
  851. lanai->number, address);
  852. return -EIO;
  853. #undef set_config1
  854. #undef clock_h
  855. #undef clock_l
  856. #undef data_h
  857. #undef data_l
  858. #undef pre_read
  859. #undef read_pin
  860. #undef send_stop
  861. }
  862. /* read a big-endian 4-byte value out of eeprom */
  863. static inline u32 eeprom_be4(const struct lanai_dev *lanai, int address)
  864. {
  865. return be32_to_cpup((const u32 *) &lanai->eeprom[address]);
  866. }
  867. /* Checksum/validate EEPROM contents */
  868. static int __devinit eeprom_validate(struct lanai_dev *lanai)
  869. {
  870. int i, s;
  871. u32 v;
  872. const u8 *e = lanai->eeprom;
  873. #ifdef DEBUG
  874. /* First, see if we can get an ASCIIZ string out of the copyright */
  875. for (i = EEPROM_COPYRIGHT;
  876. i < (EEPROM_COPYRIGHT + EEPROM_COPYRIGHT_LEN); i++)
  877. if (e[i] < 0x20 || e[i] > 0x7E)
  878. break;
  879. if ( i != EEPROM_COPYRIGHT &&
  880. i != EEPROM_COPYRIGHT + EEPROM_COPYRIGHT_LEN && e[i] == '\0')
  881. DPRINTK("eeprom: copyright = \"%s\"\n",
  882. (char *) &e[EEPROM_COPYRIGHT]);
  883. else
  884. DPRINTK("eeprom: copyright not found\n");
  885. #endif
  886. /* Validate checksum */
  887. for (i = s = 0; i < EEPROM_CHECKSUM; i++)
  888. s += e[i];
  889. s &= 0xFF;
  890. if (s != e[EEPROM_CHECKSUM]) {
  891. printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM checksum bad "
  892. "(wanted 0x%02X, got 0x%02X)\n", lanai->number,
  893. (unsigned int) s, (unsigned int) e[EEPROM_CHECKSUM]);
  894. return -EIO;
  895. }
  896. s ^= 0xFF;
  897. if (s != e[EEPROM_CHECKSUM_REV]) {
  898. printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM inverse checksum "
  899. "bad (wanted 0x%02X, got 0x%02X)\n", lanai->number,
  900. (unsigned int) s, (unsigned int) e[EEPROM_CHECKSUM_REV]);
  901. return -EIO;
  902. }
  903. /* Verify MAC address */
  904. for (i = 0; i < 6; i++)
  905. if ((e[EEPROM_MAC + i] ^ e[EEPROM_MAC_REV + i]) != 0xFF) {
  906. printk(KERN_ERR DEV_LABEL
  907. "(itf %d) : EEPROM MAC addresses don't match "
  908. "(0x%02X, inverse 0x%02X)\n", lanai->number,
  909. (unsigned int) e[EEPROM_MAC + i],
  910. (unsigned int) e[EEPROM_MAC_REV + i]);
  911. return -EIO;
  912. }
  913. DPRINTK("eeprom: MAC address = %02X:%02X:%02X:%02X:%02X:%02X\n",
  914. e[EEPROM_MAC + 0], e[EEPROM_MAC + 1], e[EEPROM_MAC + 2],
  915. e[EEPROM_MAC + 3], e[EEPROM_MAC + 4], e[EEPROM_MAC + 5]);
  916. /* Verify serial number */
  917. lanai->serialno = eeprom_be4(lanai, EEPROM_SERIAL);
  918. v = eeprom_be4(lanai, EEPROM_SERIAL_REV);
  919. if ((lanai->serialno ^ v) != 0xFFFFFFFF) {
  920. printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM serial numbers "
  921. "don't match (0x%08X, inverse 0x%08X)\n", lanai->number,
  922. (unsigned int) lanai->serialno, (unsigned int) v);
  923. return -EIO;
  924. }
  925. DPRINTK("eeprom: Serial number = %d\n", (unsigned int) lanai->serialno);
  926. /* Verify magic number */
  927. lanai->magicno = eeprom_be4(lanai, EEPROM_MAGIC);
  928. v = eeprom_be4(lanai, EEPROM_MAGIC_REV);
  929. if ((lanai->magicno ^ v) != 0xFFFFFFFF) {
  930. printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM magic numbers "
  931. "don't match (0x%08X, inverse 0x%08X)\n", lanai->number,
  932. lanai->magicno, v);
  933. return -EIO;
  934. }
  935. DPRINTK("eeprom: Magic number = 0x%08X\n", lanai->magicno);
  936. if (lanai->magicno != EEPROM_MAGIC_VALUE)
  937. printk(KERN_WARNING DEV_LABEL "(itf %d): warning - EEPROM "
  938. "magic not what expected (got 0x%08X, not 0x%08X)\n",
  939. lanai->number, (unsigned int) lanai->magicno,
  940. (unsigned int) EEPROM_MAGIC_VALUE);
  941. return 0;
  942. }
  943. #endif /* READ_EEPROM */
  944. static inline const u8 *eeprom_mac(const struct lanai_dev *lanai)
  945. {
  946. return &lanai->eeprom[EEPROM_MAC];
  947. }
  948. /* -------------------- INTERRUPT HANDLING UTILITIES: */
  949. /* Interrupt types */
  950. #define INT_STATS (0x00000002) /* Statistics counter overflow */
  951. #define INT_SOOL (0x00000004) /* SOOL changed state */
  952. #define INT_LOCD (0x00000008) /* LOCD changed state */
  953. #define INT_LED (0x00000010) /* LED (HAPPI) changed state */
  954. #define INT_GPIN (0x00000020) /* GPIN changed state */
  955. #define INT_PING (0x00000040) /* PING_COUNT fulfilled */
  956. #define INT_WAKE (0x00000080) /* Lanai wants bus */
  957. #define INT_CBR0 (0x00000100) /* CBR sched hit VCI 0 */
  958. #define INT_LOCK (0x00000200) /* Service list overflow */
  959. #define INT_MISMATCH (0x00000400) /* TX magic list mismatch */
  960. #define INT_AAL0_STR (0x00000800) /* Non-AAL5 buffer half filled */
  961. #define INT_AAL0 (0x00001000) /* Non-AAL5 data available */
  962. #define INT_SERVICE (0x00002000) /* Service list entries available */
  963. #define INT_TABORTSENT (0x00004000) /* Target abort sent by lanai */
  964. #define INT_TABORTBM (0x00008000) /* Abort rcv'd as bus master */
  965. #define INT_TIMEOUTBM (0x00010000) /* No response to bus master */
  966. #define INT_PCIPARITY (0x00020000) /* Parity error on PCI */
  967. /* Sets of the above */
  968. #define INT_ALL (0x0003FFFE) /* All interrupts */
  969. #define INT_STATUS (0x0000003C) /* Some status pin changed */
  970. #define INT_DMASHUT (0x00038000) /* DMA engine got shut down */
  971. #define INT_SEGSHUT (0x00000700) /* Segmentation got shut down */
  972. static inline u32 intr_pending(const struct lanai_dev *lanai)
  973. {
  974. return reg_read(lanai, IntStatusMasked_Reg);
  975. }
  976. static inline void intr_enable(const struct lanai_dev *lanai, u32 i)
  977. {
  978. reg_write(lanai, i, IntControlEna_Reg);
  979. }
  980. static inline void intr_disable(const struct lanai_dev *lanai, u32 i)
  981. {
  982. reg_write(lanai, i, IntControlDis_Reg);
  983. }
  984. /* -------------------- CARD/PCI STATUS: */
  985. static void status_message(int itf, const char *name, int status)
  986. {
  987. static const char *onoff[2] = { "off to on", "on to off" };
  988. printk(KERN_INFO DEV_LABEL "(itf %d): %s changed from %s\n",
  989. itf, name, onoff[!status]);
  990. }
  991. static void lanai_check_status(struct lanai_dev *lanai)
  992. {
  993. u32 new = reg_read(lanai, Status_Reg);
  994. u32 changes = new ^ lanai->status;
  995. lanai->status = new;
  996. #define e(flag, name) \
  997. if (changes & flag) \
  998. status_message(lanai->number, name, new & flag)
  999. e(STATUS_SOOL, "SOOL");
  1000. e(STATUS_LOCD, "LOCD");
  1001. e(STATUS_LED, "LED");
  1002. e(STATUS_GPIN, "GPIN");
  1003. #undef e
  1004. }
  1005. static void pcistatus_got(int itf, const char *name)
  1006. {
  1007. printk(KERN_INFO DEV_LABEL "(itf %d): PCI got %s error\n", itf, name);
  1008. }
  1009. static void pcistatus_check(struct lanai_dev *lanai, int clearonly)
  1010. {
  1011. u16 s;
  1012. int result;
  1013. result = pci_read_config_word(lanai->pci, PCI_STATUS, &s);
  1014. if (result != PCIBIOS_SUCCESSFUL) {
  1015. printk(KERN_ERR DEV_LABEL "(itf %d): can't read PCI_STATUS: "
  1016. "%d\n", lanai->number, result);
  1017. return;
  1018. }
  1019. s &= PCI_STATUS_DETECTED_PARITY | PCI_STATUS_SIG_SYSTEM_ERROR |
  1020. PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT |
  1021. PCI_STATUS_SIG_TARGET_ABORT | PCI_STATUS_PARITY;
  1022. if (s == 0)
  1023. return;
  1024. result = pci_write_config_word(lanai->pci, PCI_STATUS, s);
  1025. if (result != PCIBIOS_SUCCESSFUL)
  1026. printk(KERN_ERR DEV_LABEL "(itf %d): can't write PCI_STATUS: "
  1027. "%d\n", lanai->number, result);
  1028. if (clearonly)
  1029. return;
  1030. #define e(flag, name, stat) \
  1031. if (s & flag) { \
  1032. pcistatus_got(lanai->number, name); \
  1033. ++lanai->stats.pcierr_##stat; \
  1034. }
  1035. e(PCI_STATUS_DETECTED_PARITY, "parity", parity_detect);
  1036. e(PCI_STATUS_SIG_SYSTEM_ERROR, "signalled system", serr_set);
  1037. e(PCI_STATUS_REC_MASTER_ABORT, "master", master_abort);
  1038. e(PCI_STATUS_REC_TARGET_ABORT, "master target", m_target_abort);
  1039. e(PCI_STATUS_SIG_TARGET_ABORT, "slave", s_target_abort);
  1040. e(PCI_STATUS_PARITY, "master parity", master_parity);
  1041. #undef e
  1042. }
  1043. /* -------------------- VCC TX BUFFER UTILITIES: */
  1044. /* space left in tx buffer in bytes */
  1045. static inline int vcc_tx_space(const struct lanai_vcc *lvcc, int endptr)
  1046. {
  1047. int r;
  1048. r = endptr * 16;
  1049. r -= ((unsigned long) lvcc->tx.buf.ptr) -
  1050. ((unsigned long) lvcc->tx.buf.start);
  1051. r -= 16; /* Leave "bubble" - if start==end it looks empty */
  1052. if (r < 0)
  1053. r += lanai_buf_size(&lvcc->tx.buf);
  1054. return r;
  1055. }
  1056. /* test if VCC is currently backlogged */
  1057. static inline int vcc_is_backlogged(const struct lanai_vcc *lvcc)
  1058. {
  1059. return !skb_queue_empty(&lvcc->tx.backlog);
  1060. }
  1061. /* Bit fields in the segmentation buffer descriptor */
  1062. #define DESCRIPTOR_MAGIC (0xD0000000)
  1063. #define DESCRIPTOR_AAL5 (0x00008000)
  1064. #define DESCRIPTOR_AAL5_STREAM (0x00004000)
  1065. #define DESCRIPTOR_CLP (0x00002000)
  1066. /* Add 32-bit descriptor with its padding */
  1067. static inline void vcc_tx_add_aal5_descriptor(struct lanai_vcc *lvcc,
  1068. u32 flags, int len)
  1069. {
  1070. int pos;
  1071. APRINTK((((unsigned long) lvcc->tx.buf.ptr) & 15) == 0,
  1072. "vcc_tx_add_aal5_descriptor: bad ptr=%p\n", lvcc->tx.buf.ptr);
  1073. lvcc->tx.buf.ptr += 4; /* Hope the values REALLY don't matter */
  1074. pos = ((unsigned char *) lvcc->tx.buf.ptr) -
  1075. (unsigned char *) lvcc->tx.buf.start;
  1076. APRINTK((pos & ~0x0001FFF0) == 0,
  1077. "vcc_tx_add_aal5_descriptor: bad pos (%d) before, vci=%d, "
  1078. "start,ptr,end=%p,%p,%p\n", pos, lvcc->vci,
  1079. lvcc->tx.buf.start, lvcc->tx.buf.ptr, lvcc->tx.buf.end);
  1080. pos = (pos + len) & (lanai_buf_size(&lvcc->tx.buf) - 1);
  1081. APRINTK((pos & ~0x0001FFF0) == 0,
  1082. "vcc_tx_add_aal5_descriptor: bad pos (%d) after, vci=%d, "
  1083. "start,ptr,end=%p,%p,%p\n", pos, lvcc->vci,
  1084. lvcc->tx.buf.start, lvcc->tx.buf.ptr, lvcc->tx.buf.end);
  1085. lvcc->tx.buf.ptr[-1] =
  1086. cpu_to_le32(DESCRIPTOR_MAGIC | DESCRIPTOR_AAL5 |
  1087. ((lvcc->tx.atmvcc->atm_options & ATM_ATMOPT_CLP) ?
  1088. DESCRIPTOR_CLP : 0) | flags | pos >> 4);
  1089. if (lvcc->tx.buf.ptr >= lvcc->tx.buf.end)
  1090. lvcc->tx.buf.ptr = lvcc->tx.buf.start;
  1091. }
  1092. /* Add 32-bit AAL5 trailer and leave room for its CRC */
  1093. static inline void vcc_tx_add_aal5_trailer(struct lanai_vcc *lvcc,
  1094. int len, int cpi, int uu)
  1095. {
  1096. APRINTK((((unsigned long) lvcc->tx.buf.ptr) & 15) == 8,
  1097. "vcc_tx_add_aal5_trailer: bad ptr=%p\n", lvcc->tx.buf.ptr);
  1098. lvcc->tx.buf.ptr += 2;
  1099. lvcc->tx.buf.ptr[-2] = cpu_to_be32((uu << 24) | (cpi << 16) | len);
  1100. if (lvcc->tx.buf.ptr >= lvcc->tx.buf.end)
  1101. lvcc->tx.buf.ptr = lvcc->tx.buf.start;
  1102. }
  1103. static inline void vcc_tx_memcpy(struct lanai_vcc *lvcc,
  1104. const unsigned char *src, int n)
  1105. {
  1106. unsigned char *e;
  1107. int m;
  1108. e = ((unsigned char *) lvcc->tx.buf.ptr) + n;
  1109. m = e - (unsigned char *) lvcc->tx.buf.end;
  1110. if (m < 0)
  1111. m = 0;
  1112. memcpy(lvcc->tx.buf.ptr, src, n - m);
  1113. if (m != 0) {
  1114. memcpy(lvcc->tx.buf.start, src + n - m, m);
  1115. e = ((unsigned char *) lvcc->tx.buf.start) + m;
  1116. }
  1117. lvcc->tx.buf.ptr = (u32 *) e;
  1118. }
  1119. static inline void vcc_tx_memzero(struct lanai_vcc *lvcc, int n)
  1120. {
  1121. unsigned char *e;
  1122. int m;
  1123. if (n == 0)
  1124. return;
  1125. e = ((unsigned char *) lvcc->tx.buf.ptr) + n;
  1126. m = e - (unsigned char *) lvcc->tx.buf.end;
  1127. if (m < 0)
  1128. m = 0;
  1129. memset(lvcc->tx.buf.ptr, 0, n - m);
  1130. if (m != 0) {
  1131. memset(lvcc->tx.buf.start, 0, m);
  1132. e = ((unsigned char *) lvcc->tx.buf.start) + m;
  1133. }
  1134. lvcc->tx.buf.ptr = (u32 *) e;
  1135. }
  1136. /* Update "butt" register to specify new WritePtr */
  1137. static inline void lanai_endtx(struct lanai_dev *lanai,
  1138. const struct lanai_vcc *lvcc)
  1139. {
  1140. int i, ptr = ((unsigned char *) lvcc->tx.buf.ptr) -
  1141. (unsigned char *) lvcc->tx.buf.start;
  1142. APRINTK((ptr & ~0x0001FFF0) == 0,
  1143. "lanai_endtx: bad ptr (%d), vci=%d, start,ptr,end=%p,%p,%p\n",
  1144. ptr, lvcc->vci, lvcc->tx.buf.start, lvcc->tx.buf.ptr,
  1145. lvcc->tx.buf.end);
  1146. /*
  1147. * Since the "butt register" is a shared resounce on the card we
  1148. * serialize all accesses to it through this spinlock. This is
  1149. * mostly just paranoia sicne the register is rarely "busy" anyway
  1150. * but is needed for correctness.
  1151. */
  1152. spin_lock(&lanai->endtxlock);
  1153. /*
  1154. * We need to check if the "butt busy" bit is set before
  1155. * updating the butt register. In theory this should
  1156. * never happen because the ATM card is plenty fast at
  1157. * updating the register. Still, we should make sure
  1158. */
  1159. for (i = 0; reg_read(lanai, Status_Reg) & STATUS_BUTTBUSY; i++) {
  1160. if (unlikely(i > 50)) {
  1161. printk(KERN_ERR DEV_LABEL "(itf %d): butt register "
  1162. "always busy!\n", lanai->number);
  1163. break;
  1164. }
  1165. udelay(5);
  1166. }
  1167. /*
  1168. * Before we tall the card to start work we need to be sure 100% of
  1169. * the info in the service buffer has been written before we tell
  1170. * the card about it
  1171. */
  1172. wmb();
  1173. reg_write(lanai, (ptr << 12) | lvcc->vci, Butt_Reg);
  1174. spin_unlock(&lanai->endtxlock);
  1175. }
  1176. /*
  1177. * Add one AAL5 PDU to lvcc's transmit buffer. Caller garauntees there's
  1178. * space available. "pdusize" is the number of bytes the PDU will take
  1179. */
  1180. static void lanai_send_one_aal5(struct lanai_dev *lanai,
  1181. struct lanai_vcc *lvcc, struct sk_buff *skb, int pdusize)
  1182. {
  1183. int pad;
  1184. APRINTK(pdusize == aal5_size(skb->len),
  1185. "lanai_send_one_aal5: wrong size packet (%d != %d)\n",
  1186. pdusize, aal5_size(skb->len));
  1187. vcc_tx_add_aal5_descriptor(lvcc, 0, pdusize);
  1188. pad = pdusize - skb->len - 8;
  1189. APRINTK(pad >= 0, "pad is negative (%d)\n", pad);
  1190. APRINTK(pad < 48, "pad is too big (%d)\n", pad);
  1191. vcc_tx_memcpy(lvcc, skb->data, skb->len);
  1192. vcc_tx_memzero(lvcc, pad);
  1193. vcc_tx_add_aal5_trailer(lvcc, skb->len, 0, 0);
  1194. lanai_endtx(lanai, lvcc);
  1195. lanai_free_skb(lvcc->tx.atmvcc, skb);
  1196. atomic_inc(&lvcc->tx.atmvcc->stats->tx);
  1197. }
  1198. /* Try to fill the buffer - don't call unless there is backlog */
  1199. static void vcc_tx_unqueue_aal5(struct lanai_dev *lanai,
  1200. struct lanai_vcc *lvcc, int endptr)
  1201. {
  1202. int n;
  1203. struct sk_buff *skb;
  1204. int space = vcc_tx_space(lvcc, endptr);
  1205. APRINTK(vcc_is_backlogged(lvcc),
  1206. "vcc_tx_unqueue() called with empty backlog (vci=%d)\n",
  1207. lvcc->vci);
  1208. while (space >= 64) {
  1209. skb = skb_dequeue(&lvcc->tx.backlog);
  1210. if (skb == NULL)
  1211. goto no_backlog;
  1212. n = aal5_size(skb->len);
  1213. if (n + 16 > space) {
  1214. /* No room for this packet - put it back on queue */
  1215. skb_queue_head(&lvcc->tx.backlog, skb);
  1216. return;
  1217. }
  1218. lanai_send_one_aal5(lanai, lvcc, skb, n);
  1219. space -= n + 16;
  1220. }
  1221. if (!vcc_is_backlogged(lvcc)) {
  1222. no_backlog:
  1223. __clear_bit(lvcc->vci, lanai->backlog_vccs);
  1224. }
  1225. }
  1226. /* Given an skb that we want to transmit either send it now or queue */
  1227. static void vcc_tx_aal5(struct lanai_dev *lanai, struct lanai_vcc *lvcc,
  1228. struct sk_buff *skb)
  1229. {
  1230. int space, n;
  1231. if (vcc_is_backlogged(lvcc)) /* Already backlogged */
  1232. goto queue_it;
  1233. space = vcc_tx_space(lvcc,
  1234. TXREADPTR_GET_PTR(cardvcc_read(lvcc, vcc_txreadptr)));
  1235. n = aal5_size(skb->len);
  1236. APRINTK(n + 16 >= 64, "vcc_tx_aal5: n too small (%d)\n", n);
  1237. if (space < n + 16) { /* No space for this PDU */
  1238. __set_bit(lvcc->vci, lanai->backlog_vccs);
  1239. queue_it:
  1240. skb_queue_tail(&lvcc->tx.backlog, skb);
  1241. return;
  1242. }
  1243. lanai_send_one_aal5(lanai, lvcc, skb, n);
  1244. }
  1245. static void vcc_tx_unqueue_aal0(struct lanai_dev *lanai,
  1246. struct lanai_vcc *lvcc, int endptr)
  1247. {
  1248. printk(KERN_INFO DEV_LABEL
  1249. ": vcc_tx_unqueue_aal0: not implemented\n");
  1250. }
  1251. static void vcc_tx_aal0(struct lanai_dev *lanai, struct lanai_vcc *lvcc,
  1252. struct sk_buff *skb)
  1253. {
  1254. printk(KERN_INFO DEV_LABEL ": vcc_tx_aal0: not implemented\n");
  1255. /* Remember to increment lvcc->tx.atmvcc->stats->tx */
  1256. lanai_free_skb(lvcc->tx.atmvcc, skb);
  1257. }
  1258. /* -------------------- VCC RX BUFFER UTILITIES: */
  1259. /* unlike the _tx_ cousins, this doesn't update ptr */
  1260. static inline void vcc_rx_memcpy(unsigned char *dest,
  1261. const struct lanai_vcc *lvcc, int n)
  1262. {
  1263. int m = ((const unsigned char *) lvcc->rx.buf.ptr) + n -
  1264. ((const unsigned char *) (lvcc->rx.buf.end));
  1265. if (m < 0)
  1266. m = 0;
  1267. memcpy(dest, lvcc->rx.buf.ptr, n - m);
  1268. memcpy(dest + n - m, lvcc->rx.buf.start, m);
  1269. /* Make sure that these copies don't get reordered */
  1270. barrier();
  1271. }
  1272. /* Receive AAL5 data on a VCC with a particular endptr */
  1273. static void vcc_rx_aal5(struct lanai_vcc *lvcc, int endptr)
  1274. {
  1275. int size;
  1276. struct sk_buff *skb;
  1277. const u32 *x;
  1278. u32 *end = &lvcc->rx.buf.start[endptr * 4];
  1279. int n = ((unsigned long) end) - ((unsigned long) lvcc->rx.buf.ptr);
  1280. if (n < 0)
  1281. n += lanai_buf_size(&lvcc->rx.buf);
  1282. APRINTK(n >= 0 && n < lanai_buf_size(&lvcc->rx.buf) && !(n & 15),
  1283. "vcc_rx_aal5: n out of range (%d/%Zu)\n",
  1284. n, lanai_buf_size(&lvcc->rx.buf));
  1285. /* Recover the second-to-last word to get true pdu length */
  1286. if ((x = &end[-2]) < lvcc->rx.buf.start)
  1287. x = &lvcc->rx.buf.end[-2];
  1288. /*
  1289. * Before we actually read from the buffer, make sure the memory
  1290. * changes have arrived
  1291. */
  1292. rmb();
  1293. size = be32_to_cpup(x) & 0xffff;
  1294. if (unlikely(n != aal5_size(size))) {
  1295. /* Make sure size matches padding */
  1296. printk(KERN_INFO DEV_LABEL "(itf %d): Got bad AAL5 length "
  1297. "on vci=%d - size=%d n=%d\n",
  1298. lvcc->rx.atmvcc->dev->number, lvcc->vci, size, n);
  1299. lvcc->stats.x.aal5.rx_badlen++;
  1300. goto out;
  1301. }
  1302. skb = atm_alloc_charge(lvcc->rx.atmvcc, size, GFP_ATOMIC);
  1303. if (unlikely(skb == NULL)) {
  1304. lvcc->stats.rx_nomem++;
  1305. goto out;
  1306. }
  1307. skb_put(skb, size);
  1308. vcc_rx_memcpy(skb->data, lvcc, size);
  1309. ATM_SKB(skb)->vcc = lvcc->rx.atmvcc;
  1310. __net_timestamp(skb);
  1311. lvcc->rx.atmvcc->push(lvcc->rx.atmvcc, skb);
  1312. atomic_inc(&lvcc->rx.atmvcc->stats->rx);
  1313. out:
  1314. lvcc->rx.buf.ptr = end;
  1315. cardvcc_write(lvcc, endptr, vcc_rxreadptr);
  1316. }
  1317. static void vcc_rx_aal0(struct lanai_dev *lanai)
  1318. {
  1319. printk(KERN_INFO DEV_LABEL ": vcc_rx_aal0: not implemented\n");
  1320. /* Remember to get read_lock(&vcc_sklist_lock) while looking up VC */
  1321. /* Remember to increment lvcc->rx.atmvcc->stats->rx */
  1322. }
  1323. /* -------------------- MANAGING HOST-BASED VCC TABLE: */
  1324. /* Decide whether to use vmalloc or get_zeroed_page for VCC table */
  1325. #if (NUM_VCI * BITS_PER_LONG) <= PAGE_SIZE
  1326. #define VCCTABLE_GETFREEPAGE
  1327. #else
  1328. #include <linux/vmalloc.h>
  1329. #endif
  1330. static int __devinit vcc_table_allocate(struct lanai_dev *lanai)
  1331. {
  1332. #ifdef VCCTABLE_GETFREEPAGE
  1333. APRINTK((lanai->num_vci) * sizeof(struct lanai_vcc *) <= PAGE_SIZE,
  1334. "vcc table > PAGE_SIZE!");
  1335. lanai->vccs = (struct lanai_vcc **) get_zeroed_page(GFP_KERNEL);
  1336. return (lanai->vccs == NULL) ? -ENOMEM : 0;
  1337. #else
  1338. int bytes = (lanai->num_vci) * sizeof(struct lanai_vcc *);
  1339. lanai->vccs = (struct lanai_vcc **) vmalloc(bytes);
  1340. if (unlikely(lanai->vccs == NULL))
  1341. return -ENOMEM;
  1342. memset(lanai->vccs, 0, bytes);
  1343. return 0;
  1344. #endif
  1345. }
  1346. static inline void vcc_table_deallocate(const struct lanai_dev *lanai)
  1347. {
  1348. #ifdef VCCTABLE_GETFREEPAGE
  1349. free_page((unsigned long) lanai->vccs);
  1350. #else
  1351. vfree(lanai->vccs);
  1352. #endif
  1353. }
  1354. /* Allocate a fresh lanai_vcc, with the appropriate things cleared */
  1355. static inline struct lanai_vcc *new_lanai_vcc(void)
  1356. {
  1357. struct lanai_vcc *lvcc;
  1358. lvcc = kzalloc(sizeof(*lvcc), GFP_KERNEL);
  1359. if (likely(lvcc != NULL)) {
  1360. skb_queue_head_init(&lvcc->tx.backlog);
  1361. #ifdef DEBUG
  1362. lvcc->vci = -1;
  1363. #endif
  1364. }
  1365. return lvcc;
  1366. }
  1367. static int lanai_get_sized_buffer(struct lanai_dev *lanai,
  1368. struct lanai_buffer *buf, int max_sdu, int multiplier,
  1369. const char *name)
  1370. {
  1371. int size;
  1372. if (unlikely(max_sdu < 1))
  1373. max_sdu = 1;
  1374. max_sdu = aal5_size(max_sdu);
  1375. size = (max_sdu + 16) * multiplier + 16;
  1376. lanai_buf_allocate(buf, size, max_sdu + 32, lanai->pci);
  1377. if (unlikely(buf->start == NULL))
  1378. return -ENOMEM;
  1379. if (unlikely(lanai_buf_size(buf) < size))
  1380. printk(KERN_WARNING DEV_LABEL "(itf %d): wanted %d bytes "
  1381. "for %s buffer, got only %Zu\n", lanai->number, size,
  1382. name, lanai_buf_size(buf));
  1383. DPRINTK("Allocated %Zu byte %s buffer\n", lanai_buf_size(buf), name);
  1384. return 0;
  1385. }
  1386. /* Setup a RX buffer for a currently unbound AAL5 vci */
  1387. static inline int lanai_setup_rx_vci_aal5(struct lanai_dev *lanai,
  1388. struct lanai_vcc *lvcc, const struct atm_qos *qos)
  1389. {
  1390. return lanai_get_sized_buffer(lanai, &lvcc->rx.buf,
  1391. qos->rxtp.max_sdu, AAL5_RX_MULTIPLIER, "RX");
  1392. }
  1393. /* Setup a TX buffer for a currently unbound AAL5 vci */
  1394. static int lanai_setup_tx_vci(struct lanai_dev *lanai, struct lanai_vcc *lvcc,
  1395. const struct atm_qos *qos)
  1396. {
  1397. int max_sdu, multiplier;
  1398. if (qos->aal == ATM_AAL0) {
  1399. lvcc->tx.unqueue = vcc_tx_unqueue_aal0;
  1400. max_sdu = ATM_CELL_SIZE - 1;
  1401. multiplier = AAL0_TX_MULTIPLIER;
  1402. } else {
  1403. lvcc->tx.unqueue = vcc_tx_unqueue_aal5;
  1404. max_sdu = qos->txtp.max_sdu;
  1405. multiplier = AAL5_TX_MULTIPLIER;
  1406. }
  1407. return lanai_get_sized_buffer(lanai, &lvcc->tx.buf, max_sdu,
  1408. multiplier, "TX");
  1409. }
  1410. static inline void host_vcc_bind(struct lanai_dev *lanai,
  1411. struct lanai_vcc *lvcc, vci_t vci)
  1412. {
  1413. if (lvcc->vbase != NULL)
  1414. return; /* We already were bound in the other direction */
  1415. DPRINTK("Binding vci %d\n", vci);
  1416. #ifdef USE_POWERDOWN
  1417. if (lanai->nbound++ == 0) {
  1418. DPRINTK("Coming out of powerdown\n");
  1419. lanai->conf1 &= ~CONFIG1_POWERDOWN;
  1420. conf1_write(lanai);
  1421. conf2_write(lanai);
  1422. }
  1423. #endif
  1424. lvcc->vbase = cardvcc_addr(lanai, vci);
  1425. lanai->vccs[lvcc->vci = vci] = lvcc;
  1426. }
  1427. static inline void host_vcc_unbind(struct lanai_dev *lanai,
  1428. struct lanai_vcc *lvcc)
  1429. {
  1430. if (lvcc->vbase == NULL)
  1431. return; /* This vcc was never bound */
  1432. DPRINTK("Unbinding vci %d\n", lvcc->vci);
  1433. lvcc->vbase = NULL;
  1434. lanai->vccs[lvcc->vci] = NULL;
  1435. #ifdef USE_POWERDOWN
  1436. if (--lanai->nbound == 0) {
  1437. DPRINTK("Going into powerdown\n");
  1438. lanai->conf1 |= CONFIG1_POWERDOWN;
  1439. conf1_write(lanai);
  1440. }
  1441. #endif
  1442. }
  1443. /* -------------------- RESET CARD: */
  1444. static void lanai_reset(struct lanai_dev *lanai)
  1445. {
  1446. printk(KERN_CRIT DEV_LABEL "(itf %d): *NOT* reseting - not "
  1447. "implemented\n", lanai->number);
  1448. /* TODO */
  1449. /* The following is just a hack until we write the real
  1450. * resetter - at least ack whatever interrupt sent us
  1451. * here
  1452. */
  1453. reg_write(lanai, INT_ALL, IntAck_Reg);
  1454. lanai->stats.card_reset++;
  1455. }
  1456. /* -------------------- SERVICE LIST UTILITIES: */
  1457. /*
  1458. * Allocate service buffer and tell card about it
  1459. */
  1460. static int __devinit service_buffer_allocate(struct lanai_dev *lanai)
  1461. {
  1462. lanai_buf_allocate(&lanai->service, SERVICE_ENTRIES * 4, 8,
  1463. lanai->pci);
  1464. if (unlikely(lanai->service.start == NULL))
  1465. return -ENOMEM;
  1466. DPRINTK("allocated service buffer at 0x%08lX, size %Zu(%d)\n",
  1467. (unsigned long) lanai->service.start,
  1468. lanai_buf_size(&lanai->service),
  1469. lanai_buf_size_cardorder(&lanai->service));
  1470. /* Clear ServWrite register to be safe */
  1471. reg_write(lanai, 0, ServWrite_Reg);
  1472. /* ServiceStuff register contains size and address of buffer */
  1473. reg_write(lanai,
  1474. SSTUFF_SET_SIZE(lanai_buf_size_cardorder(&lanai->service)) |
  1475. SSTUFF_SET_ADDR(lanai->service.dmaaddr),
  1476. ServiceStuff_Reg);
  1477. return 0;
  1478. }
  1479. static inline void service_buffer_deallocate(struct lanai_dev *lanai)
  1480. {
  1481. lanai_buf_deallocate(&lanai->service, lanai->pci);
  1482. }
  1483. /* Bitfields in service list */
  1484. #define SERVICE_TX (0x80000000) /* Was from transmission */
  1485. #define SERVICE_TRASH (0x40000000) /* RXed PDU was trashed */
  1486. #define SERVICE_CRCERR (0x20000000) /* RXed PDU had CRC error */
  1487. #define SERVICE_CI (0x10000000) /* RXed PDU had CI set */
  1488. #define SERVICE_CLP (0x08000000) /* RXed PDU had CLP set */
  1489. #define SERVICE_STREAM (0x04000000) /* RX Stream mode */
  1490. #define SERVICE_GET_VCI(x) (((x)>>16)&0x3FF)
  1491. #define SERVICE_GET_END(x) ((x)&0x1FFF)
  1492. /* Handle one thing from the service list - returns true if it marked a
  1493. * VCC ready for xmit
  1494. */
  1495. static int handle_service(struct lanai_dev *lanai, u32 s)
  1496. {
  1497. vci_t vci = SERVICE_GET_VCI(s);
  1498. struct lanai_vcc *lvcc;
  1499. read_lock(&vcc_sklist_lock);
  1500. lvcc = lanai->vccs[vci];
  1501. if (unlikely(lvcc == NULL)) {
  1502. read_unlock(&vcc_sklist_lock);
  1503. DPRINTK("(itf %d) got service entry 0x%X for nonexistent "
  1504. "vcc %d\n", lanai->number, (unsigned int) s, vci);
  1505. if (s & SERVICE_TX)
  1506. lanai->stats.service_notx++;
  1507. else
  1508. lanai->stats.service_norx++;
  1509. return 0;
  1510. }
  1511. if (s & SERVICE_TX) { /* segmentation interrupt */
  1512. if (unlikely(lvcc->tx.atmvcc == NULL)) {
  1513. read_unlock(&vcc_sklist_lock);
  1514. DPRINTK("(itf %d) got service entry 0x%X for non-TX "
  1515. "vcc %d\n", lanai->number, (unsigned int) s, vci);
  1516. lanai->stats.service_notx++;
  1517. return 0;
  1518. }
  1519. __set_bit(vci, lanai->transmit_ready);
  1520. lvcc->tx.endptr = SERVICE_GET_END(s);
  1521. read_unlock(&vcc_sklist_lock);
  1522. return 1;
  1523. }
  1524. if (unlikely(lvcc->rx.atmvcc == NULL)) {
  1525. read_unlock(&vcc_sklist_lock);
  1526. DPRINTK("(itf %d) got service entry 0x%X for non-RX "
  1527. "vcc %d\n", lanai->number, (unsigned int) s, vci);
  1528. lanai->stats.service_norx++;
  1529. return 0;
  1530. }
  1531. if (unlikely(lvcc->rx.atmvcc->qos.aal != ATM_AAL5)) {
  1532. read_unlock(&vcc_sklist_lock);
  1533. DPRINTK("(itf %d) got RX service entry 0x%X for non-AAL5 "
  1534. "vcc %d\n", lanai->number, (unsigned int) s, vci);
  1535. lanai->stats.service_rxnotaal5++;
  1536. atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
  1537. return 0;
  1538. }
  1539. if (likely(!(s & (SERVICE_TRASH | SERVICE_STREAM | SERVICE_CRCERR)))) {
  1540. vcc_rx_aal5(lvcc, SERVICE_GET_END(s));
  1541. read_unlock(&vcc_sklist_lock);
  1542. return 0;
  1543. }
  1544. if (s & SERVICE_TRASH) {
  1545. int bytes;
  1546. read_unlock(&vcc_sklist_lock);
  1547. DPRINTK("got trashed rx pdu on vci %d\n", vci);
  1548. atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
  1549. lvcc->stats.x.aal5.service_trash++;
  1550. bytes = (SERVICE_GET_END(s) * 16) -
  1551. (((unsigned long) lvcc->rx.buf.ptr) -
  1552. ((unsigned long) lvcc->rx.buf.start)) + 47;
  1553. if (bytes < 0)
  1554. bytes += lanai_buf_size(&lvcc->rx.buf);
  1555. lanai->stats.ovfl_trash += (bytes / 48);
  1556. return 0;
  1557. }
  1558. if (s & SERVICE_STREAM) {
  1559. read_unlock(&vcc_sklist_lock);
  1560. atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
  1561. lvcc->stats.x.aal5.service_stream++;
  1562. printk(KERN_ERR DEV_LABEL "(itf %d): Got AAL5 stream "
  1563. "PDU on VCI %d!\n", lanai->number, vci);
  1564. lanai_reset(lanai);
  1565. return 0;
  1566. }
  1567. DPRINTK("got rx crc error on vci %d\n", vci);
  1568. atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
  1569. lvcc->stats.x.aal5.service_rxcrc++;
  1570. lvcc->rx.buf.ptr = &lvcc->rx.buf.start[SERVICE_GET_END(s) * 4];
  1571. cardvcc_write(lvcc, SERVICE_GET_END(s), vcc_rxreadptr);
  1572. read_unlock(&vcc_sklist_lock);
  1573. return 0;
  1574. }
  1575. /* Try transmitting on all VCIs that we marked ready to serve */
  1576. static void iter_transmit(struct lanai_dev *lanai, vci_t vci)
  1577. {
  1578. struct lanai_vcc *lvcc = lanai->vccs[vci];
  1579. if (vcc_is_backlogged(lvcc))
  1580. lvcc->tx.unqueue(lanai, lvcc, lvcc->tx.endptr);
  1581. }
  1582. /* Run service queue -- called from interrupt context or with
  1583. * interrupts otherwise disabled and with the lanai->servicelock
  1584. * lock held
  1585. */
  1586. static void run_service(struct lanai_dev *lanai)
  1587. {
  1588. int ntx = 0;
  1589. u32 wreg = reg_read(lanai, ServWrite_Reg);
  1590. const u32 *end = lanai->service.start + wreg;
  1591. while (lanai->service.ptr != end) {
  1592. ntx += handle_service(lanai,
  1593. le32_to_cpup(lanai->service.ptr++));
  1594. if (lanai->service.ptr >= lanai->service.end)
  1595. lanai->service.ptr = lanai->service.start;
  1596. }
  1597. reg_write(lanai, wreg, ServRead_Reg);
  1598. if (ntx != 0) {
  1599. read_lock(&vcc_sklist_lock);
  1600. vci_bitfield_iterate(lanai, lanai->transmit_ready,
  1601. iter_transmit);
  1602. bitmap_zero(lanai->transmit_ready, NUM_VCI);
  1603. read_unlock(&vcc_sklist_lock);
  1604. }
  1605. }
  1606. /* -------------------- GATHER STATISTICS: */
  1607. static void get_statistics(struct lanai_dev *lanai)
  1608. {
  1609. u32 statreg = reg_read(lanai, Statistics_Reg);
  1610. lanai->stats.atm_ovfl += STATS_GET_FIFO_OVFL(statreg);
  1611. lanai->stats.hec_err += STATS_GET_HEC_ERR(statreg);
  1612. lanai->stats.vci_trash += STATS_GET_BAD_VCI(statreg);
  1613. lanai->stats.ovfl_trash += STATS_GET_BUF_OVFL(statreg);
  1614. }
  1615. /* -------------------- POLLING TIMER: */
  1616. #ifndef DEBUG_RW
  1617. /* Try to undequeue 1 backlogged vcc */
  1618. static void iter_dequeue(struct lanai_dev *lanai, vci_t vci)
  1619. {
  1620. struct lanai_vcc *lvcc = lanai->vccs[vci];
  1621. int endptr;
  1622. if (lvcc == NULL || lvcc->tx.atmvcc == NULL ||
  1623. !vcc_is_backlogged(lvcc)) {
  1624. __clear_bit(vci, lanai->backlog_vccs);
  1625. return;
  1626. }
  1627. endptr = TXREADPTR_GET_PTR(cardvcc_read(lvcc, vcc_txreadptr));
  1628. lvcc->tx.unqueue(lanai, lvcc, endptr);
  1629. }
  1630. #endif /* !DEBUG_RW */
  1631. static void lanai_timed_poll(unsigned long arg)
  1632. {
  1633. struct lanai_dev *lanai = (struct lanai_dev *) arg;
  1634. #ifndef DEBUG_RW
  1635. unsigned long flags;
  1636. #ifdef USE_POWERDOWN
  1637. if (lanai->conf1 & CONFIG1_POWERDOWN)
  1638. return;
  1639. #endif /* USE_POWERDOWN */
  1640. local_irq_save(flags);
  1641. /* If we can grab the spinlock, check if any services need to be run */
  1642. if (spin_trylock(&lanai->servicelock)) {
  1643. run_service(lanai);
  1644. spin_unlock(&lanai->servicelock);
  1645. }
  1646. /* ...and see if any backlogged VCs can make progress */
  1647. /* unfortunately linux has no read_trylock() currently */
  1648. read_lock(&vcc_sklist_lock);
  1649. vci_bitfield_iterate(lanai, lanai->backlog_vccs, iter_dequeue);
  1650. read_unlock(&vcc_sklist_lock);
  1651. local_irq_restore(flags);
  1652. get_statistics(lanai);
  1653. #endif /* !DEBUG_RW */
  1654. mod_timer(&lanai->timer, jiffies + LANAI_POLL_PERIOD);
  1655. }
  1656. static inline void lanai_timed_poll_start(struct lanai_dev *lanai)
  1657. {
  1658. init_timer(&lanai->timer);
  1659. lanai->timer.expires = jiffies + LANAI_POLL_PERIOD;
  1660. lanai->timer.data = (unsigned long) lanai;
  1661. lanai->timer.function = lanai_timed_poll;
  1662. add_timer(&lanai->timer);
  1663. }
  1664. static inline void lanai_timed_poll_stop(struct lanai_dev *lanai)
  1665. {
  1666. del_timer_sync(&lanai->timer);
  1667. }
  1668. /* -------------------- INTERRUPT SERVICE: */
  1669. static inline void lanai_int_1(struct lanai_dev *lanai, u32 reason)
  1670. {
  1671. u32 ack = 0;
  1672. if (reason & INT_SERVICE) {
  1673. ack = INT_SERVICE;
  1674. spin_lock(&lanai->servicelock);
  1675. run_service(lanai);
  1676. spin_unlock(&lanai->servicelock);
  1677. }
  1678. if (reason & (INT_AAL0_STR | INT_AAL0)) {
  1679. ack |= reason & (INT_AAL0_STR | INT_AAL0);
  1680. vcc_rx_aal0(lanai);
  1681. }
  1682. /* The rest of the interrupts are pretty rare */
  1683. if (ack == reason)
  1684. goto done;
  1685. if (reason & INT_STATS) {
  1686. reason &= ~INT_STATS; /* No need to ack */
  1687. get_statistics(lanai);
  1688. }
  1689. if (reason & INT_STATUS) {
  1690. ack |= reason & INT_STATUS;
  1691. lanai_check_status(lanai);
  1692. }
  1693. if (unlikely(reason & INT_DMASHUT)) {
  1694. printk(KERN_ERR DEV_LABEL "(itf %d): driver error - DMA "
  1695. "shutdown, reason=0x%08X, address=0x%08X\n",
  1696. lanai->number, (unsigned int) (reason & INT_DMASHUT),
  1697. (unsigned int) reg_read(lanai, DMA_Addr_Reg));
  1698. if (reason & INT_TABORTBM) {
  1699. lanai_reset(lanai);
  1700. return;
  1701. }
  1702. ack |= (reason & INT_DMASHUT);
  1703. printk(KERN_ERR DEV_LABEL "(itf %d): re-enabling DMA\n",
  1704. lanai->number);
  1705. conf1_write(lanai);
  1706. lanai->stats.dma_reenable++;
  1707. pcistatus_check(lanai, 0);
  1708. }
  1709. if (unlikely(reason & INT_TABORTSENT)) {
  1710. ack |= (reason & INT_TABORTSENT);
  1711. printk(KERN_ERR DEV_LABEL "(itf %d): sent PCI target abort\n",
  1712. lanai->number);
  1713. pcistatus_check(lanai, 0);
  1714. }
  1715. if (unlikely(reason & INT_SEGSHUT)) {
  1716. printk(KERN_ERR DEV_LABEL "(itf %d): driver error - "
  1717. "segmentation shutdown, reason=0x%08X\n", lanai->number,
  1718. (unsigned int) (reason & INT_SEGSHUT));
  1719. lanai_reset(lanai);
  1720. return;
  1721. }
  1722. if (unlikely(reason & (INT_PING | INT_WAKE))) {
  1723. printk(KERN_ERR DEV_LABEL "(itf %d): driver error - "
  1724. "unexpected interrupt 0x%08X, resetting\n",
  1725. lanai->number,
  1726. (unsigned int) (reason & (INT_PING | INT_WAKE)));
  1727. lanai_reset(lanai);
  1728. return;
  1729. }
  1730. #ifdef DEBUG
  1731. if (unlikely(ack != reason)) {
  1732. DPRINTK("unacked ints: 0x%08X\n",
  1733. (unsigned int) (reason & ~ack));
  1734. ack = reason;
  1735. }
  1736. #endif
  1737. done:
  1738. if (ack != 0)
  1739. reg_write(lanai, ack, IntAck_Reg);
  1740. }
  1741. static irqreturn_t lanai_int(int irq, void *devid)
  1742. {
  1743. struct lanai_dev *lanai = devid;
  1744. u32 reason;
  1745. #ifdef USE_POWERDOWN
  1746. /*
  1747. * If we're powered down we shouldn't be generating any interrupts -
  1748. * so assume that this is a shared interrupt line and it's for someone
  1749. * else
  1750. */
  1751. if (unlikely(lanai->conf1 & CONFIG1_POWERDOWN))
  1752. return IRQ_NONE;
  1753. #endif
  1754. reason = intr_pending(lanai);
  1755. if (reason == 0)
  1756. return IRQ_NONE; /* Must be for someone else */
  1757. do {
  1758. if (unlikely(reason == 0xFFFFFFFF))
  1759. break; /* Maybe we've been unplugged? */
  1760. lanai_int_1(lanai, reason);
  1761. reason = intr_pending(lanai);
  1762. } while (reason != 0);
  1763. return IRQ_HANDLED;
  1764. }
  1765. /* TODO - it would be nice if we could use the "delayed interrupt" system
  1766. * to some advantage
  1767. */
  1768. /* -------------------- CHECK BOARD ID/REV: */
  1769. /*
  1770. * The board id and revision are stored both in the reset register and
  1771. * in the PCI configuration space - the documentation says to check
  1772. * each of them. If revp!=NULL we store the revision there
  1773. */
  1774. static int check_board_id_and_rev(const char *name, u32 val, int *revp)
  1775. {
  1776. DPRINTK("%s says board_id=%d, board_rev=%d\n", name,
  1777. (int) RESET_GET_BOARD_ID(val),
  1778. (int) RESET_GET_BOARD_REV(val));
  1779. if (RESET_GET_BOARD_ID(val) != BOARD_ID_LANAI256) {
  1780. printk(KERN_ERR DEV_LABEL ": Found %s board-id %d -- not a "
  1781. "Lanai 25.6\n", name, (int) RESET_GET_BOARD_ID(val));
  1782. return -ENODEV;
  1783. }
  1784. if (revp != NULL)
  1785. *revp = RESET_GET_BOARD_REV(val);
  1786. return 0;
  1787. }
  1788. /* -------------------- PCI INITIALIZATION/SHUTDOWN: */
  1789. static int __devinit lanai_pci_start(struct lanai_dev *lanai)
  1790. {
  1791. struct pci_dev *pci = lanai->pci;
  1792. int result;
  1793. u16 w;
  1794. if (pci_enable_device(pci) != 0) {
  1795. printk(KERN_ERR DEV_LABEL "(itf %d): can't enable "
  1796. "PCI device", lanai->number);
  1797. return -ENXIO;
  1798. }
  1799. pci_set_master(pci);
  1800. if (pci_set_dma_mask(pci, DMA_BIT_MASK(32)) != 0) {
  1801. printk(KERN_WARNING DEV_LABEL
  1802. "(itf %d): No suitable DMA available.\n", lanai->number);
  1803. return -EBUSY;
  1804. }
  1805. if (pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32)) != 0) {
  1806. printk(KERN_WARNING DEV_LABEL
  1807. "(itf %d): No suitable DMA available.\n", lanai->number);
  1808. return -EBUSY;
  1809. }
  1810. result = pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &w);
  1811. if (result != PCIBIOS_SUCCESSFUL) {
  1812. printk(KERN_ERR DEV_LABEL "(itf %d): can't read "
  1813. "PCI_SUBSYSTEM_ID: %d\n", lanai->number, result);
  1814. return -EINVAL;
  1815. }
  1816. result = check_board_id_and_rev("PCI", w, NULL);
  1817. if (result != 0)
  1818. return result;
  1819. /* Set latency timer to zero as per lanai docs */
  1820. result = pci_write_config_byte(pci, PCI_LATENCY_TIMER, 0);
  1821. if (result != PCIBIOS_SUCCESSFUL) {
  1822. printk(KERN_ERR DEV_LABEL "(itf %d): can't write "
  1823. "PCI_LATENCY_TIMER: %d\n", lanai->number, result);
  1824. return -EINVAL;
  1825. }
  1826. pcistatus_check(lanai, 1);
  1827. pcistatus_check(lanai, 0);
  1828. return 0;
  1829. }
  1830. /* -------------------- VPI/VCI ALLOCATION: */
  1831. /*
  1832. * We _can_ use VCI==0 for normal traffic, but only for UBR (or we'll
  1833. * get a CBRZERO interrupt), and we can use it only if noone is receiving
  1834. * AAL0 traffic (since they will use the same queue) - according to the
  1835. * docs we shouldn't even use it for AAL0 traffic
  1836. */
  1837. static inline int vci0_is_ok(struct lanai_dev *lanai,
  1838. const struct atm_qos *qos)
  1839. {
  1840. if (qos->txtp.traffic_class == ATM_CBR || qos->aal == ATM_AAL0)
  1841. return 0;
  1842. if (qos->rxtp.traffic_class != ATM_NONE) {
  1843. if (lanai->naal0 != 0)
  1844. return 0;
  1845. lanai->conf2 |= CONFIG2_VCI0_NORMAL;
  1846. conf2_write_if_powerup(lanai);
  1847. }
  1848. return 1;
  1849. }
  1850. /* return true if vci is currently unused, or if requested qos is
  1851. * compatible
  1852. */
  1853. static int vci_is_ok(struct lanai_dev *lanai, vci_t vci,
  1854. const struct atm_vcc *atmvcc)
  1855. {
  1856. const struct atm_qos *qos = &atmvcc->qos;
  1857. const struct lanai_vcc *lvcc = lanai->vccs[vci];
  1858. if (vci == 0 && !vci0_is_ok(lanai, qos))
  1859. return 0;
  1860. if (unlikely(lvcc != NULL)) {
  1861. if (qos->rxtp.traffic_class != ATM_NONE &&
  1862. lvcc->rx.atmvcc != NULL && lvcc->rx.atmvcc != atmvcc)
  1863. return 0;
  1864. if (qos->txtp.traffic_class != ATM_NONE &&
  1865. lvcc->tx.atmvcc != NULL && lvcc->tx.atmvcc != atmvcc)
  1866. return 0;
  1867. if (qos->txtp.traffic_class == ATM_CBR &&
  1868. lanai->cbrvcc != NULL && lanai->cbrvcc != atmvcc)
  1869. return 0;
  1870. }
  1871. if (qos->aal == ATM_AAL0 && lanai->naal0 == 0 &&
  1872. qos->rxtp.traffic_class != ATM_NONE) {
  1873. const struct lanai_vcc *vci0 = lanai->vccs[0];
  1874. if (vci0 != NULL && vci0->rx.atmvcc != NULL)
  1875. return 0;
  1876. lanai->conf2 &= ~CONFIG2_VCI0_NORMAL;
  1877. conf2_write_if_powerup(lanai);
  1878. }
  1879. return 1;
  1880. }
  1881. static int lanai_normalize_ci(struct lanai_dev *lanai,
  1882. const struct atm_vcc *atmvcc, short *vpip, vci_t *vcip)
  1883. {
  1884. switch (*vpip) {
  1885. case ATM_VPI_ANY:
  1886. *vpip = 0;
  1887. /* FALLTHROUGH */
  1888. case 0:
  1889. break;
  1890. default:
  1891. return -EADDRINUSE;
  1892. }
  1893. switch (*vcip) {
  1894. case ATM_VCI_ANY:
  1895. for (*vcip = ATM_NOT_RSV_VCI; *vcip < lanai->num_vci;
  1896. (*vcip)++)
  1897. if (vci_is_ok(lanai, *vcip, atmvcc))
  1898. return 0;
  1899. return -EADDRINUSE;
  1900. default:
  1901. if (*vcip >= lanai->num_vci || *vcip < 0 ||
  1902. !vci_is_ok(lanai, *vcip, atmvcc))
  1903. return -EADDRINUSE;
  1904. }
  1905. return 0;
  1906. }
  1907. /* -------------------- MANAGE CBR: */
  1908. /*
  1909. * CBR ICG is stored as a fixed-point number with 4 fractional bits.
  1910. * Note that storing a number greater than 2046.0 will result in
  1911. * incorrect shaping
  1912. */
  1913. #define CBRICG_FRAC_BITS (4)
  1914. #define CBRICG_MAX (2046 << CBRICG_FRAC_BITS)
  1915. /*
  1916. * ICG is related to PCR with the formula PCR = MAXPCR / (ICG + 1)
  1917. * where MAXPCR is (according to the docs) 25600000/(54*8),
  1918. * which is equal to (3125<<9)/27.
  1919. *
  1920. * Solving for ICG, we get:
  1921. * ICG = MAXPCR/PCR - 1
  1922. * ICG = (3125<<9)/(27*PCR) - 1
  1923. * ICG = ((3125<<9) - (27*PCR)) / (27*PCR)
  1924. *
  1925. * The end result is supposed to be a fixed-point number with FRAC_BITS
  1926. * bits of a fractional part, so we keep everything in the numerator
  1927. * shifted by that much as we compute
  1928. *
  1929. */
  1930. static int pcr_to_cbricg(const struct atm_qos *qos)
  1931. {
  1932. int rounddown = 0; /* 1 = Round PCR down, i.e. round ICG _up_ */
  1933. int x, icg, pcr = atm_pcr_goal(&qos->txtp);
  1934. if (pcr == 0) /* Use maximum bandwidth */
  1935. return 0;
  1936. if (pcr < 0) {
  1937. rounddown = 1;
  1938. pcr = -pcr;
  1939. }
  1940. x = pcr * 27;
  1941. icg = (3125 << (9 + CBRICG_FRAC_BITS)) - (x << CBRICG_FRAC_BITS);
  1942. if (rounddown)
  1943. icg += x - 1;
  1944. icg /= x;
  1945. if (icg > CBRICG_MAX)
  1946. icg = CBRICG_MAX;
  1947. DPRINTK("pcr_to_cbricg: pcr=%d rounddown=%c icg=%d\n",
  1948. pcr, rounddown ? 'Y' : 'N', icg);
  1949. return icg;
  1950. }
  1951. static inline void lanai_cbr_setup(struct lanai_dev *lanai)
  1952. {
  1953. reg_write(lanai, pcr_to_cbricg(&lanai->cbrvcc->qos), CBR_ICG_Reg);
  1954. reg_write(lanai, lanai->cbrvcc->vci, CBR_PTR_Reg);
  1955. lanai->conf2 |= CONFIG2_CBR_ENABLE;
  1956. conf2_write(lanai);
  1957. }
  1958. static inline void lanai_cbr_shutdown(struct lanai_dev *lanai)
  1959. {
  1960. lanai->conf2 &= ~CONFIG2_CBR_ENABLE;
  1961. conf2_write(lanai);
  1962. }
  1963. /* -------------------- OPERATIONS: */
  1964. /* setup a newly detected device */
  1965. static int __devinit lanai_dev_open(struct atm_dev *atmdev)
  1966. {
  1967. struct lanai_dev *lanai = (struct lanai_dev *) atmdev->dev_data;
  1968. unsigned long raw_base;
  1969. int result;
  1970. DPRINTK("In lanai_dev_open()\n");
  1971. /* Basic device fields */
  1972. lanai->number = atmdev->number;
  1973. lanai->num_vci = NUM_VCI;
  1974. bitmap_zero(lanai->backlog_vccs, NUM_VCI);
  1975. bitmap_zero(lanai->transmit_ready, NUM_VCI);
  1976. lanai->naal0 = 0;
  1977. #ifdef USE_POWERDOWN
  1978. lanai->nbound = 0;
  1979. #endif
  1980. lanai->cbrvcc = NULL;
  1981. memset(&lanai->stats, 0, sizeof lanai->stats);
  1982. spin_lock_init(&lanai->endtxlock);
  1983. spin_lock_init(&lanai->servicelock);
  1984. atmdev->ci_range.vpi_bits = 0;
  1985. atmdev->ci_range.vci_bits = 0;
  1986. while (1 << atmdev->ci_range.vci_bits < lanai->num_vci)
  1987. atmdev->ci_range.vci_bits++;
  1988. atmdev->link_rate = ATM_25_PCR;
  1989. /* 3.2: PCI initialization */
  1990. if ((result = lanai_pci_start(lanai)) != 0)
  1991. goto error;
  1992. raw_base = lanai->pci->resource[0].start;
  1993. lanai->base = (bus_addr_t) ioremap(raw_base, LANAI_MAPPING_SIZE);
  1994. if (lanai->base == NULL) {
  1995. printk(KERN_ERR DEV_LABEL ": couldn't remap I/O space\n");
  1996. goto error_pci;
  1997. }
  1998. /* 3.3: Reset lanai and PHY */
  1999. reset_board(lanai);
  2000. lanai->conf1 = reg_read(lanai, Config1_Reg);
  2001. lanai->conf1 &= ~(CONFIG1_GPOUT1 | CONFIG1_POWERDOWN |
  2002. CONFIG1_MASK_LEDMODE);
  2003. lanai->conf1 |= CONFIG1_SET_LEDMODE(LEDMODE_NOT_SOOL);
  2004. reg_write(lanai, lanai->conf1 | CONFIG1_GPOUT1, Config1_Reg);
  2005. udelay(1000);
  2006. conf1_write(lanai);
  2007. /*
  2008. * 3.4: Turn on endian mode for big-endian hardware
  2009. * We don't actually want to do this - the actual bit fields
  2010. * in the endian register are not documented anywhere.
  2011. * Instead we do the bit-flipping ourselves on big-endian
  2012. * hardware.
  2013. *
  2014. * 3.5: get the board ID/rev by reading the reset register
  2015. */
  2016. result = check_board_id_and_rev("register",
  2017. reg_read(lanai, Reset_Reg), &lanai->board_rev);
  2018. if (result != 0)
  2019. goto error_unmap;
  2020. /* 3.6: read EEPROM */
  2021. if ((result = eeprom_read(lanai)) != 0)
  2022. goto error_unmap;
  2023. if ((result = eeprom_validate(lanai)) != 0)
  2024. goto error_unmap;
  2025. /* 3.7: re-reset PHY, do loopback tests, setup PHY */
  2026. reg_write(lanai, lanai->conf1 | CONFIG1_GPOUT1, Config1_Reg);
  2027. udelay(1000);
  2028. conf1_write(lanai);
  2029. /* TODO - loopback tests */
  2030. lanai->conf1 |= (CONFIG1_GPOUT2 | CONFIG1_GPOUT3 | CONFIG1_DMA_ENABLE);
  2031. conf1_write(lanai);
  2032. /* 3.8/3.9: test and initialize card SRAM */
  2033. if ((result = sram_test_and_clear(lanai)) != 0)
  2034. goto error_unmap;
  2035. /* 3.10: initialize lanai registers */
  2036. lanai->conf1 |= CONFIG1_DMA_ENABLE;
  2037. conf1_write(lanai);
  2038. if ((result = service_buffer_allocate(lanai)) != 0)
  2039. goto error_unmap;
  2040. if ((result = vcc_table_allocate(lanai)) != 0)
  2041. goto error_service;
  2042. lanai->conf2 = (lanai->num_vci >= 512 ? CONFIG2_HOWMANY : 0) |
  2043. CONFIG2_HEC_DROP | /* ??? */ CONFIG2_PTI7_MODE;
  2044. conf2_write(lanai);
  2045. reg_write(lanai, TX_FIFO_DEPTH, TxDepth_Reg);
  2046. reg_write(lanai, 0, CBR_ICG_Reg); /* CBR defaults to no limit */
  2047. if ((result = request_irq(lanai->pci->irq, lanai_int, IRQF_SHARED,
  2048. DEV_LABEL, lanai)) != 0) {
  2049. printk(KERN_ERR DEV_LABEL ": can't allocate interrupt\n");
  2050. goto error_vcctable;
  2051. }
  2052. mb(); /* Make sure that all that made it */
  2053. intr_enable(lanai, INT_ALL & ~(INT_PING | INT_WAKE));
  2054. /* 3.11: initialize loop mode (i.e. turn looping off) */
  2055. lanai->conf1 = (lanai->conf1 & ~CONFIG1_MASK_LOOPMODE) |
  2056. CONFIG1_SET_LOOPMODE(LOOPMODE_NORMAL) |
  2057. CONFIG1_GPOUT2 | CONFIG1_GPOUT3;
  2058. conf1_write(lanai);
  2059. lanai->status = reg_read(lanai, Status_Reg);
  2060. /* We're now done initializing this card */
  2061. #ifdef USE_POWERDOWN
  2062. lanai->conf1 |= CONFIG1_POWERDOWN;
  2063. conf1_write(lanai);
  2064. #endif
  2065. memcpy(atmdev->esi, eeprom_mac(lanai), ESI_LEN);
  2066. lanai_timed_poll_start(lanai);
  2067. printk(KERN_NOTICE DEV_LABEL "(itf %d): rev.%d, base=0x%lx, irq=%u "
  2068. "(%02X-%02X-%02X-%02X-%02X-%02X)\n", lanai->number,
  2069. (int) lanai->pci->revision, (unsigned long) lanai->base,
  2070. lanai->pci->irq,
  2071. atmdev->esi[0], atmdev->esi[1], atmdev->esi[2],
  2072. atmdev->esi[3], atmdev->esi[4], atmdev->esi[5]);
  2073. printk(KERN_NOTICE DEV_LABEL "(itf %d): LANAI%s, serialno=%u(0x%X), "
  2074. "board_rev=%d\n", lanai->number,
  2075. lanai->type==lanai2 ? "2" : "HB", (unsigned int) lanai->serialno,
  2076. (unsigned int) lanai->serialno, lanai->board_rev);
  2077. return 0;
  2078. error_vcctable:
  2079. vcc_table_deallocate(lanai);
  2080. error_service:
  2081. service_buffer_deallocate(lanai);
  2082. error_unmap:
  2083. reset_board(lanai);
  2084. #ifdef USE_POWERDOWN
  2085. lanai->conf1 = reg_read(lanai, Config1_Reg) | CONFIG1_POWERDOWN;
  2086. conf1_write(lanai);
  2087. #endif
  2088. iounmap(lanai->base);
  2089. error_pci:
  2090. pci_disable_device(lanai->pci);
  2091. error:
  2092. return result;
  2093. }
  2094. /* called when device is being shutdown, and all vcc's are gone - higher
  2095. * levels will deallocate the atm device for us
  2096. */
  2097. static void lanai_dev_close(struct atm_dev *atmdev)
  2098. {
  2099. struct lanai_dev *lanai = (struct lanai_dev *) atmdev->dev_data;
  2100. printk(KERN_INFO DEV_LABEL "(itf %d): shutting down interface\n",
  2101. lanai->number);
  2102. lanai_timed_poll_stop(lanai);
  2103. #ifdef USE_POWERDOWN
  2104. lanai->conf1 = reg_read(lanai, Config1_Reg) & ~CONFIG1_POWERDOWN;
  2105. conf1_write(lanai);
  2106. #endif
  2107. intr_disable(lanai, INT_ALL);
  2108. free_irq(lanai->pci->irq, lanai);
  2109. reset_board(lanai);
  2110. #ifdef USE_POWERDOWN
  2111. lanai->conf1 |= CONFIG1_POWERDOWN;
  2112. conf1_write(lanai);
  2113. #endif
  2114. pci_disable_device(lanai->pci);
  2115. vcc_table_deallocate(lanai);
  2116. service_buffer_deallocate(lanai);
  2117. iounmap(lanai->base);
  2118. kfree(lanai);
  2119. }
  2120. /* close a vcc */
  2121. static void lanai_close(struct atm_vcc *atmvcc)
  2122. {
  2123. struct lanai_vcc *lvcc = (struct lanai_vcc *) atmvcc->dev_data;
  2124. struct lanai_dev *lanai = (struct lanai_dev *) atmvcc->dev->dev_data;
  2125. if (lvcc == NULL)
  2126. return;
  2127. clear_bit(ATM_VF_READY, &atmvcc->flags);
  2128. clear_bit(ATM_VF_PARTIAL, &atmvcc->flags);
  2129. if (lvcc->rx.atmvcc == atmvcc) {
  2130. lanai_shutdown_rx_vci(lvcc);
  2131. if (atmvcc->qos.aal == ATM_AAL0) {
  2132. if (--lanai->naal0 <= 0)
  2133. aal0_buffer_free(lanai);
  2134. } else
  2135. lanai_buf_deallocate(&lvcc->rx.buf, lanai->pci);
  2136. lvcc->rx.atmvcc = NULL;
  2137. }
  2138. if (lvcc->tx.atmvcc == atmvcc) {
  2139. if (atmvcc == lanai->cbrvcc) {
  2140. if (lvcc->vbase != NULL)
  2141. lanai_cbr_shutdown(lanai);
  2142. lanai->cbrvcc = NULL;
  2143. }
  2144. lanai_shutdown_tx_vci(lanai, lvcc);
  2145. lanai_buf_deallocate(&lvcc->tx.buf, lanai->pci);
  2146. lvcc->tx.atmvcc = NULL;
  2147. }
  2148. if (--lvcc->nref == 0) {
  2149. host_vcc_unbind(lanai, lvcc);
  2150. kfree(lvcc);
  2151. }
  2152. atmvcc->dev_data = NULL;
  2153. clear_bit(ATM_VF_ADDR, &atmvcc->flags);
  2154. }
  2155. /* open a vcc on the card to vpi/vci */
  2156. static int lanai_open(struct atm_vcc *atmvcc)
  2157. {
  2158. struct lanai_dev *lanai;
  2159. struct lanai_vcc *lvcc;
  2160. int result = 0;
  2161. int vci = atmvcc->vci;
  2162. short vpi = atmvcc->vpi;
  2163. /* we don't support partial open - it's not really useful anyway */
  2164. if ((test_bit(ATM_VF_PARTIAL, &atmvcc->flags)) ||
  2165. (vpi == ATM_VPI_UNSPEC) || (vci == ATM_VCI_UNSPEC))
  2166. return -EINVAL;
  2167. lanai = (struct lanai_dev *) atmvcc->dev->dev_data;
  2168. result = lanai_normalize_ci(lanai, atmvcc, &vpi, &vci);
  2169. if (unlikely(result != 0))
  2170. goto out;
  2171. set_bit(ATM_VF_ADDR, &atmvcc->flags);
  2172. if (atmvcc->qos.aal != ATM_AAL0 && atmvcc->qos.aal != ATM_AAL5)
  2173. return -EINVAL;
  2174. DPRINTK(DEV_LABEL "(itf %d): open %d.%d\n", lanai->number,
  2175. (int) vpi, vci);
  2176. lvcc = lanai->vccs[vci];
  2177. if (lvcc == NULL) {
  2178. lvcc = new_lanai_vcc();
  2179. if (unlikely(lvcc == NULL))
  2180. return -ENOMEM;
  2181. atmvcc->dev_data = lvcc;
  2182. }
  2183. lvcc->nref++;
  2184. if (atmvcc->qos.rxtp.traffic_class != ATM_NONE) {
  2185. APRINTK(lvcc->rx.atmvcc == NULL, "rx.atmvcc!=NULL, vci=%d\n",
  2186. vci);
  2187. if (atmvcc->qos.aal == ATM_AAL0) {
  2188. if (lanai->naal0 == 0)
  2189. result = aal0_buffer_allocate(lanai);
  2190. } else
  2191. result = lanai_setup_rx_vci_aal5(
  2192. lanai, lvcc, &atmvcc->qos);
  2193. if (unlikely(result != 0))
  2194. goto out_free;
  2195. lvcc->rx.atmvcc = atmvcc;
  2196. lvcc->stats.rx_nomem = 0;
  2197. lvcc->stats.x.aal5.rx_badlen = 0;
  2198. lvcc->stats.x.aal5.service_trash = 0;
  2199. lvcc->stats.x.aal5.service_stream = 0;
  2200. lvcc->stats.x.aal5.service_rxcrc = 0;
  2201. if (atmvcc->qos.aal == ATM_AAL0)
  2202. lanai->naal0++;
  2203. }
  2204. if (atmvcc->qos.txtp.traffic_class != ATM_NONE) {
  2205. APRINTK(lvcc->tx.atmvcc == NULL, "tx.atmvcc!=NULL, vci=%d\n",
  2206. vci);
  2207. result = lanai_setup_tx_vci(lanai, lvcc, &atmvcc->qos);
  2208. if (unlikely(result != 0))
  2209. goto out_free;
  2210. lvcc->tx.atmvcc = atmvcc;
  2211. if (atmvcc->qos.txtp.traffic_class == ATM_CBR) {
  2212. APRINTK(lanai->cbrvcc == NULL,
  2213. "cbrvcc!=NULL, vci=%d\n", vci);
  2214. lanai->cbrvcc = atmvcc;
  2215. }
  2216. }
  2217. host_vcc_bind(lanai, lvcc, vci);
  2218. /*
  2219. * Make sure everything made it to RAM before we tell the card about
  2220. * the VCC
  2221. */
  2222. wmb();
  2223. if (atmvcc == lvcc->rx.atmvcc)
  2224. host_vcc_start_rx(lvcc);
  2225. if (atmvcc == lvcc->tx.atmvcc) {
  2226. host_vcc_start_tx(lvcc);
  2227. if (lanai->cbrvcc == atmvcc)
  2228. lanai_cbr_setup(lanai);
  2229. }
  2230. set_bit(ATM_VF_READY, &atmvcc->flags);
  2231. return 0;
  2232. out_free:
  2233. lanai_close(atmvcc);
  2234. out:
  2235. return result;
  2236. }
  2237. static int lanai_send(struct atm_vcc *atmvcc, struct sk_buff *skb)
  2238. {
  2239. struct lanai_vcc *lvcc = (struct lanai_vcc *) atmvcc->dev_data;
  2240. struct lanai_dev *lanai = (struct lanai_dev *) atmvcc->dev->dev_data;
  2241. unsigned long flags;
  2242. if (unlikely(lvcc == NULL || lvcc->vbase == NULL ||
  2243. lvcc->tx.atmvcc != atmvcc))
  2244. goto einval;
  2245. #ifdef DEBUG
  2246. if (unlikely(skb == NULL)) {
  2247. DPRINTK("lanai_send: skb==NULL for vci=%d\n", atmvcc->vci);
  2248. goto einval;
  2249. }
  2250. if (unlikely(lanai == NULL)) {
  2251. DPRINTK("lanai_send: lanai==NULL for vci=%d\n", atmvcc->vci);
  2252. goto einval;
  2253. }
  2254. #endif
  2255. ATM_SKB(skb)->vcc = atmvcc;
  2256. switch (atmvcc->qos.aal) {
  2257. case ATM_AAL5:
  2258. read_lock_irqsave(&vcc_sklist_lock, flags);
  2259. vcc_tx_aal5(lanai, lvcc, skb);
  2260. read_unlock_irqrestore(&vcc_sklist_lock, flags);
  2261. return 0;
  2262. case ATM_AAL0:
  2263. if (unlikely(skb->len != ATM_CELL_SIZE-1))
  2264. goto einval;
  2265. /* NOTE - this next line is technically invalid - we haven't unshared skb */
  2266. cpu_to_be32s((u32 *) skb->data);
  2267. read_lock_irqsave(&vcc_sklist_lock, flags);
  2268. vcc_tx_aal0(lanai, lvcc, skb);
  2269. read_unlock_irqrestore(&vcc_sklist_lock, flags);
  2270. return 0;
  2271. }
  2272. DPRINTK("lanai_send: bad aal=%d on vci=%d\n", (int) atmvcc->qos.aal,
  2273. atmvcc->vci);
  2274. einval:
  2275. lanai_free_skb(atmvcc, skb);
  2276. return -EINVAL;
  2277. }
  2278. static int lanai_change_qos(struct atm_vcc *atmvcc,
  2279. /*const*/ struct atm_qos *qos, int flags)
  2280. {
  2281. return -EBUSY; /* TODO: need to write this */
  2282. }
  2283. #ifndef CONFIG_PROC_FS
  2284. #define lanai_proc_read NULL
  2285. #else
  2286. static int lanai_proc_read(struct atm_dev *atmdev, loff_t *pos, char *page)
  2287. {
  2288. struct lanai_dev *lanai = (struct lanai_dev *) atmdev->dev_data;
  2289. loff_t left = *pos;
  2290. struct lanai_vcc *lvcc;
  2291. if (left-- == 0)
  2292. return sprintf(page, DEV_LABEL "(itf %d): chip=LANAI%s, "
  2293. "serial=%u, magic=0x%08X, num_vci=%d\n",
  2294. atmdev->number, lanai->type==lanai2 ? "2" : "HB",
  2295. (unsigned int) lanai->serialno,
  2296. (unsigned int) lanai->magicno, lanai->num_vci);
  2297. if (left-- == 0)
  2298. return sprintf(page, "revision: board=%d, pci_if=%d\n",
  2299. lanai->board_rev, (int) lanai->pci->revision);
  2300. if (left-- == 0)
  2301. return sprintf(page, "EEPROM ESI: "
  2302. "%02X:%02X:%02X:%02X:%02X:%02X\n",
  2303. lanai->eeprom[EEPROM_MAC + 0],
  2304. lanai->eeprom[EEPROM_MAC + 1],
  2305. lanai->eeprom[EEPROM_MAC + 2],
  2306. lanai->eeprom[EEPROM_MAC + 3],
  2307. lanai->eeprom[EEPROM_MAC + 4],
  2308. lanai->eeprom[EEPROM_MAC + 5]);
  2309. if (left-- == 0)
  2310. return sprintf(page, "status: SOOL=%d, LOCD=%d, LED=%d, "
  2311. "GPIN=%d\n", (lanai->status & STATUS_SOOL) ? 1 : 0,
  2312. (lanai->status & STATUS_LOCD) ? 1 : 0,
  2313. (lanai->status & STATUS_LED) ? 1 : 0,
  2314. (lanai->status & STATUS_GPIN) ? 1 : 0);
  2315. if (left-- == 0)
  2316. return sprintf(page, "global buffer sizes: service=%Zu, "
  2317. "aal0_rx=%Zu\n", lanai_buf_size(&lanai->service),
  2318. lanai->naal0 ? lanai_buf_size(&lanai->aal0buf) : 0);
  2319. if (left-- == 0) {
  2320. get_statistics(lanai);
  2321. return sprintf(page, "cells in error: overflow=%u, "
  2322. "closed_vci=%u, bad_HEC=%u, rx_fifo=%u\n",
  2323. lanai->stats.ovfl_trash, lanai->stats.vci_trash,
  2324. lanai->stats.hec_err, lanai->stats.atm_ovfl);
  2325. }
  2326. if (left-- == 0)
  2327. return sprintf(page, "PCI errors: parity_detect=%u, "
  2328. "master_abort=%u, master_target_abort=%u,\n",
  2329. lanai->stats.pcierr_parity_detect,
  2330. lanai->stats.pcierr_serr_set,
  2331. lanai->stats.pcierr_m_target_abort);
  2332. if (left-- == 0)
  2333. return sprintf(page, " slave_target_abort=%u, "
  2334. "master_parity=%u\n", lanai->stats.pcierr_s_target_abort,
  2335. lanai->stats.pcierr_master_parity);
  2336. if (left-- == 0)
  2337. return sprintf(page, " no_tx=%u, "
  2338. "no_rx=%u, bad_rx_aal=%u\n", lanai->stats.service_norx,
  2339. lanai->stats.service_notx,
  2340. lanai->stats.service_rxnotaal5);
  2341. if (left-- == 0)
  2342. return sprintf(page, "resets: dma=%u, card=%u\n",
  2343. lanai->stats.dma_reenable, lanai->stats.card_reset);
  2344. /* At this point, "left" should be the VCI we're looking for */
  2345. read_lock(&vcc_sklist_lock);
  2346. for (; ; left++) {
  2347. if (left >= NUM_VCI) {
  2348. left = 0;
  2349. goto out;
  2350. }
  2351. if ((lvcc = lanai->vccs[left]) != NULL)
  2352. break;
  2353. (*pos)++;
  2354. }
  2355. /* Note that we re-use "left" here since we're done with it */
  2356. left = sprintf(page, "VCI %4d: nref=%d, rx_nomem=%u", (vci_t) left,
  2357. lvcc->nref, lvcc->stats.rx_nomem);
  2358. if (lvcc->rx.atmvcc != NULL) {
  2359. left += sprintf(&page[left], ",\n rx_AAL=%d",
  2360. lvcc->rx.atmvcc->qos.aal == ATM_AAL5 ? 5 : 0);
  2361. if (lvcc->rx.atmvcc->qos.aal == ATM_AAL5)
  2362. left += sprintf(&page[left], ", rx_buf_size=%Zu, "
  2363. "rx_bad_len=%u,\n rx_service_trash=%u, "
  2364. "rx_service_stream=%u, rx_bad_crc=%u",
  2365. lanai_buf_size(&lvcc->rx.buf),
  2366. lvcc->stats.x.aal5.rx_badlen,
  2367. lvcc->stats.x.aal5.service_trash,
  2368. lvcc->stats.x.aal5.service_stream,
  2369. lvcc->stats.x.aal5.service_rxcrc);
  2370. }
  2371. if (lvcc->tx.atmvcc != NULL)
  2372. left += sprintf(&page[left], ",\n tx_AAL=%d, "
  2373. "tx_buf_size=%Zu, tx_qos=%cBR, tx_backlogged=%c",
  2374. lvcc->tx.atmvcc->qos.aal == ATM_AAL5 ? 5 : 0,
  2375. lanai_buf_size(&lvcc->tx.buf),
  2376. lvcc->tx.atmvcc == lanai->cbrvcc ? 'C' : 'U',
  2377. vcc_is_backlogged(lvcc) ? 'Y' : 'N');
  2378. page[left++] = '\n';
  2379. page[left] = '\0';
  2380. out:
  2381. read_unlock(&vcc_sklist_lock);
  2382. return left;
  2383. }
  2384. #endif /* CONFIG_PROC_FS */
  2385. /* -------------------- HOOKS: */
  2386. static const struct atmdev_ops ops = {
  2387. .dev_close = lanai_dev_close,
  2388. .open = lanai_open,
  2389. .close = lanai_close,
  2390. .getsockopt = NULL,
  2391. .setsockopt = NULL,
  2392. .send = lanai_send,
  2393. .phy_put = NULL,
  2394. .phy_get = NULL,
  2395. .change_qos = lanai_change_qos,
  2396. .proc_read = lanai_proc_read,
  2397. .owner = THIS_MODULE
  2398. };
  2399. /* initialize one probed card */
  2400. static int __devinit lanai_init_one(struct pci_dev *pci,
  2401. const struct pci_device_id *ident)
  2402. {
  2403. struct lanai_dev *lanai;
  2404. struct atm_dev *atmdev;
  2405. int result;
  2406. lanai = kmalloc(sizeof(*lanai), GFP_KERNEL);
  2407. if (lanai == NULL) {
  2408. printk(KERN_ERR DEV_LABEL
  2409. ": couldn't allocate dev_data structure!\n");
  2410. return -ENOMEM;
  2411. }
  2412. atmdev = atm_dev_register(DEV_LABEL, &ops, -1, NULL);
  2413. if (atmdev == NULL) {
  2414. printk(KERN_ERR DEV_LABEL
  2415. ": couldn't register atm device!\n");
  2416. kfree(lanai);
  2417. return -EBUSY;
  2418. }
  2419. atmdev->dev_data = lanai;
  2420. lanai->pci = pci;
  2421. lanai->type = (enum lanai_type) ident->device;
  2422. result = lanai_dev_open(atmdev);
  2423. if (result != 0) {
  2424. DPRINTK("lanai_start() failed, err=%d\n", -result);
  2425. atm_dev_deregister(atmdev);
  2426. kfree(lanai);
  2427. }
  2428. return result;
  2429. }
  2430. static struct pci_device_id lanai_pci_tbl[] = {
  2431. { PCI_VDEVICE(EF, PCI_DEVICE_ID_EF_ATM_LANAI2) },
  2432. { PCI_VDEVICE(EF, PCI_DEVICE_ID_EF_ATM_LANAIHB) },
  2433. { 0, } /* terminal entry */
  2434. };
  2435. MODULE_DEVICE_TABLE(pci, lanai_pci_tbl);
  2436. static struct pci_driver lanai_driver = {
  2437. .name = DEV_LABEL,
  2438. .id_table = lanai_pci_tbl,
  2439. .probe = lanai_init_one,
  2440. };
  2441. static int __init lanai_module_init(void)
  2442. {
  2443. int x;
  2444. x = pci_register_driver(&lanai_driver);
  2445. if (x != 0)
  2446. printk(KERN_ERR DEV_LABEL ": no adapter found\n");
  2447. return x;
  2448. }
  2449. static void __exit lanai_module_exit(void)
  2450. {
  2451. /* We'll only get called when all the interfaces are already
  2452. * gone, so there isn't much to do
  2453. */
  2454. DPRINTK("cleanup_module()\n");
  2455. pci_unregister_driver(&lanai_driver);
  2456. }
  2457. module_init(lanai_module_init);
  2458. module_exit(lanai_module_exit);
  2459. MODULE_AUTHOR("Mitchell Blank Jr <mitch@sfgoth.com>");
  2460. MODULE_DESCRIPTION("Efficient Networks Speedstream 3010 driver");
  2461. MODULE_LICENSE("GPL");