tlb.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. #include <linux/init.h>
  2. #include <linux/mm.h>
  3. #include <linux/spinlock.h>
  4. #include <linux/smp.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/module.h>
  7. #include <asm/tlbflush.h>
  8. #include <asm/mmu_context.h>
  9. #include <asm/apic.h>
  10. #include <asm/uv/uv.h>
  11. DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate)
  12. = { &init_mm, 0, };
  13. /*
  14. * Smarter SMP flushing macros.
  15. * c/o Linus Torvalds.
  16. *
  17. * These mean you can really definitely utterly forget about
  18. * writing to user space from interrupts. (Its not allowed anyway).
  19. *
  20. * Optimizations Manfred Spraul <manfred@colorfullife.com>
  21. *
  22. * More scalable flush, from Andi Kleen
  23. *
  24. * To avoid global state use 8 different call vectors.
  25. * Each CPU uses a specific vector to trigger flushes on other
  26. * CPUs. Depending on the received vector the target CPUs look into
  27. * the right array slot for the flush data.
  28. *
  29. * With more than 8 CPUs they are hashed to the 8 available
  30. * vectors. The limited global vector space forces us to this right now.
  31. * In future when interrupts are split into per CPU domains this could be
  32. * fixed, at the cost of triggering multiple IPIs in some cases.
  33. */
  34. union smp_flush_state {
  35. struct {
  36. struct mm_struct *flush_mm;
  37. unsigned long flush_va;
  38. spinlock_t tlbstate_lock;
  39. DECLARE_BITMAP(flush_cpumask, NR_CPUS);
  40. };
  41. char pad[CONFIG_X86_INTERNODE_CACHE_BYTES];
  42. } ____cacheline_internodealigned_in_smp;
  43. /* State is put into the per CPU data section, but padded
  44. to a full cache line because other CPUs can access it and we don't
  45. want false sharing in the per cpu data segment. */
  46. static union smp_flush_state flush_state[NUM_INVALIDATE_TLB_VECTORS];
  47. /*
  48. * We cannot call mmdrop() because we are in interrupt context,
  49. * instead update mm->cpu_vm_mask.
  50. */
  51. void leave_mm(int cpu)
  52. {
  53. if (percpu_read(cpu_tlbstate.state) == TLBSTATE_OK)
  54. BUG();
  55. cpu_clear(cpu, percpu_read(cpu_tlbstate.active_mm)->cpu_vm_mask);
  56. load_cr3(swapper_pg_dir);
  57. }
  58. EXPORT_SYMBOL_GPL(leave_mm);
  59. /*
  60. *
  61. * The flush IPI assumes that a thread switch happens in this order:
  62. * [cpu0: the cpu that switches]
  63. * 1) switch_mm() either 1a) or 1b)
  64. * 1a) thread switch to a different mm
  65. * 1a1) cpu_clear(cpu, old_mm->cpu_vm_mask);
  66. * Stop ipi delivery for the old mm. This is not synchronized with
  67. * the other cpus, but smp_invalidate_interrupt ignore flush ipis
  68. * for the wrong mm, and in the worst case we perform a superfluous
  69. * tlb flush.
  70. * 1a2) set cpu mmu_state to TLBSTATE_OK
  71. * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
  72. * was in lazy tlb mode.
  73. * 1a3) update cpu active_mm
  74. * Now cpu0 accepts tlb flushes for the new mm.
  75. * 1a4) cpu_set(cpu, new_mm->cpu_vm_mask);
  76. * Now the other cpus will send tlb flush ipis.
  77. * 1a4) change cr3.
  78. * 1b) thread switch without mm change
  79. * cpu active_mm is correct, cpu0 already handles
  80. * flush ipis.
  81. * 1b1) set cpu mmu_state to TLBSTATE_OK
  82. * 1b2) test_and_set the cpu bit in cpu_vm_mask.
  83. * Atomically set the bit [other cpus will start sending flush ipis],
  84. * and test the bit.
  85. * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
  86. * 2) switch %%esp, ie current
  87. *
  88. * The interrupt must handle 2 special cases:
  89. * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
  90. * - the cpu performs speculative tlb reads, i.e. even if the cpu only
  91. * runs in kernel space, the cpu could load tlb entries for user space
  92. * pages.
  93. *
  94. * The good news is that cpu mmu_state is local to each cpu, no
  95. * write/read ordering problems.
  96. */
  97. /*
  98. * TLB flush IPI:
  99. *
  100. * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
  101. * 2) Leave the mm if we are in the lazy tlb mode.
  102. *
  103. * Interrupts are disabled.
  104. */
  105. /*
  106. * FIXME: use of asmlinkage is not consistent. On x86_64 it's noop
  107. * but still used for documentation purpose but the usage is slightly
  108. * inconsistent. On x86_32, asmlinkage is regparm(0) but interrupt
  109. * entry calls in with the first parameter in %eax. Maybe define
  110. * intrlinkage?
  111. */
  112. #ifdef CONFIG_X86_64
  113. asmlinkage
  114. #endif
  115. void smp_invalidate_interrupt(struct pt_regs *regs)
  116. {
  117. unsigned int cpu;
  118. unsigned int sender;
  119. union smp_flush_state *f;
  120. cpu = smp_processor_id();
  121. /*
  122. * orig_rax contains the negated interrupt vector.
  123. * Use that to determine where the sender put the data.
  124. */
  125. sender = ~regs->orig_ax - INVALIDATE_TLB_VECTOR_START;
  126. f = &flush_state[sender];
  127. if (!cpumask_test_cpu(cpu, to_cpumask(f->flush_cpumask)))
  128. goto out;
  129. /*
  130. * This was a BUG() but until someone can quote me the
  131. * line from the intel manual that guarantees an IPI to
  132. * multiple CPUs is retried _only_ on the erroring CPUs
  133. * its staying as a return
  134. *
  135. * BUG();
  136. */
  137. if (f->flush_mm == percpu_read(cpu_tlbstate.active_mm)) {
  138. if (percpu_read(cpu_tlbstate.state) == TLBSTATE_OK) {
  139. if (f->flush_va == TLB_FLUSH_ALL)
  140. local_flush_tlb();
  141. else
  142. __flush_tlb_one(f->flush_va);
  143. } else
  144. leave_mm(cpu);
  145. }
  146. out:
  147. ack_APIC_irq();
  148. smp_mb__before_clear_bit();
  149. cpumask_clear_cpu(cpu, to_cpumask(f->flush_cpumask));
  150. smp_mb__after_clear_bit();
  151. inc_irq_stat(irq_tlb_count);
  152. }
  153. static void flush_tlb_others_ipi(const struct cpumask *cpumask,
  154. struct mm_struct *mm, unsigned long va)
  155. {
  156. unsigned int sender;
  157. union smp_flush_state *f;
  158. /* Caller has disabled preemption */
  159. sender = smp_processor_id() % NUM_INVALIDATE_TLB_VECTORS;
  160. f = &flush_state[sender];
  161. /*
  162. * Could avoid this lock when
  163. * num_online_cpus() <= NUM_INVALIDATE_TLB_VECTORS, but it is
  164. * probably not worth checking this for a cache-hot lock.
  165. */
  166. spin_lock(&f->tlbstate_lock);
  167. f->flush_mm = mm;
  168. f->flush_va = va;
  169. cpumask_andnot(to_cpumask(f->flush_cpumask),
  170. cpumask, cpumask_of(smp_processor_id()));
  171. /*
  172. * We have to send the IPI only to
  173. * CPUs affected.
  174. */
  175. apic->send_IPI_mask(to_cpumask(f->flush_cpumask),
  176. INVALIDATE_TLB_VECTOR_START + sender);
  177. while (!cpumask_empty(to_cpumask(f->flush_cpumask)))
  178. cpu_relax();
  179. f->flush_mm = NULL;
  180. f->flush_va = 0;
  181. spin_unlock(&f->tlbstate_lock);
  182. }
  183. void native_flush_tlb_others(const struct cpumask *cpumask,
  184. struct mm_struct *mm, unsigned long va)
  185. {
  186. if (is_uv_system()) {
  187. unsigned int cpu;
  188. cpu = get_cpu();
  189. cpumask = uv_flush_tlb_others(cpumask, mm, va, cpu);
  190. if (cpumask)
  191. flush_tlb_others_ipi(cpumask, mm, va);
  192. put_cpu();
  193. return;
  194. }
  195. flush_tlb_others_ipi(cpumask, mm, va);
  196. }
  197. static int __cpuinit init_smp_flush(void)
  198. {
  199. int i;
  200. for (i = 0; i < ARRAY_SIZE(flush_state); i++)
  201. spin_lock_init(&flush_state[i].tlbstate_lock);
  202. return 0;
  203. }
  204. core_initcall(init_smp_flush);
  205. void flush_tlb_current_task(void)
  206. {
  207. struct mm_struct *mm = current->mm;
  208. preempt_disable();
  209. local_flush_tlb();
  210. if (cpumask_any_but(&mm->cpu_vm_mask, smp_processor_id()) < nr_cpu_ids)
  211. flush_tlb_others(&mm->cpu_vm_mask, mm, TLB_FLUSH_ALL);
  212. preempt_enable();
  213. }
  214. void flush_tlb_mm(struct mm_struct *mm)
  215. {
  216. preempt_disable();
  217. if (current->active_mm == mm) {
  218. if (current->mm)
  219. local_flush_tlb();
  220. else
  221. leave_mm(smp_processor_id());
  222. }
  223. if (cpumask_any_but(&mm->cpu_vm_mask, smp_processor_id()) < nr_cpu_ids)
  224. flush_tlb_others(&mm->cpu_vm_mask, mm, TLB_FLUSH_ALL);
  225. preempt_enable();
  226. }
  227. void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
  228. {
  229. struct mm_struct *mm = vma->vm_mm;
  230. preempt_disable();
  231. if (current->active_mm == mm) {
  232. if (current->mm)
  233. __flush_tlb_one(va);
  234. else
  235. leave_mm(smp_processor_id());
  236. }
  237. if (cpumask_any_but(&mm->cpu_vm_mask, smp_processor_id()) < nr_cpu_ids)
  238. flush_tlb_others(&mm->cpu_vm_mask, mm, va);
  239. preempt_enable();
  240. }
  241. static void do_flush_tlb_all(void *info)
  242. {
  243. unsigned long cpu = smp_processor_id();
  244. __flush_tlb_all();
  245. if (percpu_read(cpu_tlbstate.state) == TLBSTATE_LAZY)
  246. leave_mm(cpu);
  247. }
  248. void flush_tlb_all(void)
  249. {
  250. on_each_cpu(do_flush_tlb_all, NULL, 1);
  251. }