smpboot.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/apic.h>
  62. #include <asm/setup.h>
  63. #include <asm/uv/uv.h>
  64. #include <linux/mc146818rtc.h>
  65. #include <asm/smpboot_hooks.h>
  66. #ifdef CONFIG_X86_32
  67. u8 apicid_2_node[MAX_APICID];
  68. static int low_mappings;
  69. #endif
  70. /* State of each CPU */
  71. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  72. /* Store all idle threads, this can be reused instead of creating
  73. * a new thread. Also avoids complicated thread destroy functionality
  74. * for idle threads.
  75. */
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  79. * removed after init for !CONFIG_HOTPLUG_CPU.
  80. */
  81. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  82. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  83. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  84. #else
  85. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  86. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  87. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  88. #endif
  89. /* Number of siblings per CPU package */
  90. int smp_num_siblings = 1;
  91. EXPORT_SYMBOL(smp_num_siblings);
  92. /* Last level cache ID of each logical CPU */
  93. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  94. /* representing HT siblings of each logical CPU */
  95. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  96. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  97. /* representing HT and core siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  100. /* Per CPU bogomips and other parameters */
  101. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  102. EXPORT_PER_CPU_SYMBOL(cpu_info);
  103. atomic_t init_deasserted;
  104. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  105. /* which node each logical CPU is on */
  106. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  107. EXPORT_SYMBOL(cpu_to_node_map);
  108. /* set up a mapping between cpu and node. */
  109. static void map_cpu_to_node(int cpu, int node)
  110. {
  111. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  112. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  113. cpu_to_node_map[cpu] = node;
  114. }
  115. /* undo a mapping between cpu and node. */
  116. static void unmap_cpu_to_node(int cpu)
  117. {
  118. int node;
  119. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  120. for (node = 0; node < MAX_NUMNODES; node++)
  121. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  122. cpu_to_node_map[cpu] = 0;
  123. }
  124. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  125. #define map_cpu_to_node(cpu, node) ({})
  126. #define unmap_cpu_to_node(cpu) ({})
  127. #endif
  128. #ifdef CONFIG_X86_32
  129. static int boot_cpu_logical_apicid;
  130. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  131. { [0 ... NR_CPUS-1] = BAD_APICID };
  132. static void map_cpu_to_logical_apicid(void)
  133. {
  134. int cpu = smp_processor_id();
  135. int apicid = logical_smp_processor_id();
  136. int node = apic->apicid_to_node(apicid);
  137. if (!node_online(node))
  138. node = first_online_node;
  139. cpu_2_logical_apicid[cpu] = apicid;
  140. map_cpu_to_node(cpu, node);
  141. }
  142. void numa_remove_cpu(int cpu)
  143. {
  144. cpu_2_logical_apicid[cpu] = BAD_APICID;
  145. unmap_cpu_to_node(cpu);
  146. }
  147. #else
  148. #define map_cpu_to_logical_apicid() do {} while (0)
  149. #endif
  150. /*
  151. * Report back to the Boot Processor.
  152. * Running on AP.
  153. */
  154. static void __cpuinit smp_callin(void)
  155. {
  156. int cpuid, phys_id;
  157. unsigned long timeout;
  158. /*
  159. * If waken up by an INIT in an 82489DX configuration
  160. * we may get here before an INIT-deassert IPI reaches
  161. * our local APIC. We have to wait for the IPI or we'll
  162. * lock up on an APIC access.
  163. */
  164. if (apic->wait_for_init_deassert)
  165. apic->wait_for_init_deassert(&init_deasserted);
  166. /*
  167. * (This works even if the APIC is not enabled.)
  168. */
  169. phys_id = read_apic_id();
  170. cpuid = smp_processor_id();
  171. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  172. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  173. phys_id, cpuid);
  174. }
  175. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  176. /*
  177. * STARTUP IPIs are fragile beasts as they might sometimes
  178. * trigger some glue motherboard logic. Complete APIC bus
  179. * silence for 1 second, this overestimates the time the
  180. * boot CPU is spending to send the up to 2 STARTUP IPIs
  181. * by a factor of two. This should be enough.
  182. */
  183. /*
  184. * Waiting 2s total for startup (udelay is not yet working)
  185. */
  186. timeout = jiffies + 2*HZ;
  187. while (time_before(jiffies, timeout)) {
  188. /*
  189. * Has the boot CPU finished it's STARTUP sequence?
  190. */
  191. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  192. break;
  193. cpu_relax();
  194. }
  195. if (!time_before(jiffies, timeout)) {
  196. panic("%s: CPU%d started up but did not get a callout!\n",
  197. __func__, cpuid);
  198. }
  199. /*
  200. * the boot CPU has finished the init stage and is spinning
  201. * on callin_map until we finish. We are free to set up this
  202. * CPU, first the APIC. (this is probably redundant on most
  203. * boards)
  204. */
  205. pr_debug("CALLIN, before setup_local_APIC().\n");
  206. if (apic->smp_callin_clear_local_apic)
  207. apic->smp_callin_clear_local_apic();
  208. setup_local_APIC();
  209. end_local_APIC_setup();
  210. map_cpu_to_logical_apicid();
  211. notify_cpu_starting(cpuid);
  212. /*
  213. * Get our bogomips.
  214. *
  215. * Need to enable IRQs because it can take longer and then
  216. * the NMI watchdog might kill us.
  217. */
  218. local_irq_enable();
  219. calibrate_delay();
  220. local_irq_disable();
  221. pr_debug("Stack at about %p\n", &cpuid);
  222. /*
  223. * Save our processor parameters
  224. */
  225. smp_store_cpu_info(cpuid);
  226. /*
  227. * Allow the master to continue.
  228. */
  229. cpumask_set_cpu(cpuid, cpu_callin_mask);
  230. }
  231. /*
  232. * Activate a secondary processor.
  233. */
  234. notrace static void __cpuinit start_secondary(void *unused)
  235. {
  236. /*
  237. * Don't put *anything* before cpu_init(), SMP booting is too
  238. * fragile that we want to limit the things done here to the
  239. * most necessary things.
  240. */
  241. vmi_bringup();
  242. cpu_init();
  243. preempt_disable();
  244. smp_callin();
  245. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  246. barrier();
  247. /*
  248. * Check TSC synchronization with the BP:
  249. */
  250. check_tsc_sync_target();
  251. if (nmi_watchdog == NMI_IO_APIC) {
  252. disable_8259A_irq(0);
  253. enable_NMI_through_LVT0();
  254. enable_8259A_irq(0);
  255. }
  256. #ifdef CONFIG_X86_32
  257. while (low_mappings)
  258. cpu_relax();
  259. __flush_tlb_all();
  260. #endif
  261. /* This must be done before setting cpu_online_mask */
  262. set_cpu_sibling_map(raw_smp_processor_id());
  263. wmb();
  264. /*
  265. * We need to hold call_lock, so there is no inconsistency
  266. * between the time smp_call_function() determines number of
  267. * IPI recipients, and the time when the determination is made
  268. * for which cpus receive the IPI. Holding this
  269. * lock helps us to not include this cpu in a currently in progress
  270. * smp_call_function().
  271. *
  272. * We need to hold vector_lock so there the set of online cpus
  273. * does not change while we are assigning vectors to cpus. Holding
  274. * this lock ensures we don't half assign or remove an irq from a cpu.
  275. */
  276. ipi_call_lock();
  277. lock_vector_lock();
  278. __setup_vector_irq(smp_processor_id());
  279. set_cpu_online(smp_processor_id(), true);
  280. unlock_vector_lock();
  281. ipi_call_unlock();
  282. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  283. /* enable local interrupts */
  284. local_irq_enable();
  285. setup_secondary_clock();
  286. wmb();
  287. cpu_idle();
  288. }
  289. #ifdef CONFIG_CPUMASK_OFFSTACK
  290. /* In this case, llc_shared_map is a pointer to a cpumask. */
  291. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  292. const struct cpuinfo_x86 *src)
  293. {
  294. struct cpumask *llc = dst->llc_shared_map;
  295. *dst = *src;
  296. dst->llc_shared_map = llc;
  297. }
  298. #else
  299. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  300. const struct cpuinfo_x86 *src)
  301. {
  302. *dst = *src;
  303. }
  304. #endif /* CONFIG_CPUMASK_OFFSTACK */
  305. /*
  306. * The bootstrap kernel entry code has set these up. Save them for
  307. * a given CPU
  308. */
  309. void __cpuinit smp_store_cpu_info(int id)
  310. {
  311. struct cpuinfo_x86 *c = &cpu_data(id);
  312. copy_cpuinfo_x86(c, &boot_cpu_data);
  313. c->cpu_index = id;
  314. if (id != 0)
  315. identify_secondary_cpu(c);
  316. }
  317. void __cpuinit set_cpu_sibling_map(int cpu)
  318. {
  319. int i;
  320. struct cpuinfo_x86 *c = &cpu_data(cpu);
  321. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  322. if (smp_num_siblings > 1) {
  323. for_each_cpu(i, cpu_sibling_setup_mask) {
  324. struct cpuinfo_x86 *o = &cpu_data(i);
  325. if (c->phys_proc_id == o->phys_proc_id &&
  326. c->cpu_core_id == o->cpu_core_id) {
  327. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  328. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  329. cpumask_set_cpu(i, cpu_core_mask(cpu));
  330. cpumask_set_cpu(cpu, cpu_core_mask(i));
  331. cpumask_set_cpu(i, c->llc_shared_map);
  332. cpumask_set_cpu(cpu, o->llc_shared_map);
  333. }
  334. }
  335. } else {
  336. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  337. }
  338. cpumask_set_cpu(cpu, c->llc_shared_map);
  339. if (current_cpu_data.x86_max_cores == 1) {
  340. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  341. c->booted_cores = 1;
  342. return;
  343. }
  344. for_each_cpu(i, cpu_sibling_setup_mask) {
  345. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  346. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  347. cpumask_set_cpu(i, c->llc_shared_map);
  348. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  349. }
  350. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  351. cpumask_set_cpu(i, cpu_core_mask(cpu));
  352. cpumask_set_cpu(cpu, cpu_core_mask(i));
  353. /*
  354. * Does this new cpu bringup a new core?
  355. */
  356. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  357. /*
  358. * for each core in package, increment
  359. * the booted_cores for this new cpu
  360. */
  361. if (cpumask_first(cpu_sibling_mask(i)) == i)
  362. c->booted_cores++;
  363. /*
  364. * increment the core count for all
  365. * the other cpus in this package
  366. */
  367. if (i != cpu)
  368. cpu_data(i).booted_cores++;
  369. } else if (i != cpu && !c->booted_cores)
  370. c->booted_cores = cpu_data(i).booted_cores;
  371. }
  372. }
  373. }
  374. /* maps the cpu to the sched domain representing multi-core */
  375. const struct cpumask *cpu_coregroup_mask(int cpu)
  376. {
  377. struct cpuinfo_x86 *c = &cpu_data(cpu);
  378. /*
  379. * For perf, we return last level cache shared map.
  380. * And for power savings, we return cpu_core_map
  381. */
  382. if (sched_mc_power_savings || sched_smt_power_savings)
  383. return cpu_core_mask(cpu);
  384. else
  385. return c->llc_shared_map;
  386. }
  387. static void impress_friends(void)
  388. {
  389. int cpu;
  390. unsigned long bogosum = 0;
  391. /*
  392. * Allow the user to impress friends.
  393. */
  394. pr_debug("Before bogomips.\n");
  395. for_each_possible_cpu(cpu)
  396. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  397. bogosum += cpu_data(cpu).loops_per_jiffy;
  398. printk(KERN_INFO
  399. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  400. num_online_cpus(),
  401. bogosum/(500000/HZ),
  402. (bogosum/(5000/HZ))%100);
  403. pr_debug("Before bogocount - setting activated=1.\n");
  404. }
  405. void __inquire_remote_apic(int apicid)
  406. {
  407. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  408. char *names[] = { "ID", "VERSION", "SPIV" };
  409. int timeout;
  410. u32 status;
  411. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  412. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  413. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  414. /*
  415. * Wait for idle.
  416. */
  417. status = safe_apic_wait_icr_idle();
  418. if (status)
  419. printk(KERN_CONT
  420. "a previous APIC delivery may have failed\n");
  421. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  422. timeout = 0;
  423. do {
  424. udelay(100);
  425. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  426. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  427. switch (status) {
  428. case APIC_ICR_RR_VALID:
  429. status = apic_read(APIC_RRR);
  430. printk(KERN_CONT "%08x\n", status);
  431. break;
  432. default:
  433. printk(KERN_CONT "failed\n");
  434. }
  435. }
  436. }
  437. /*
  438. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  439. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  440. * won't ... remember to clear down the APIC, etc later.
  441. */
  442. int __cpuinit
  443. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  444. {
  445. unsigned long send_status, accept_status = 0;
  446. int maxlvt;
  447. /* Target chip */
  448. /* Boot on the stack */
  449. /* Kick the second */
  450. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  451. pr_debug("Waiting for send to finish...\n");
  452. send_status = safe_apic_wait_icr_idle();
  453. /*
  454. * Give the other CPU some time to accept the IPI.
  455. */
  456. udelay(200);
  457. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  458. maxlvt = lapic_get_maxlvt();
  459. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  460. apic_write(APIC_ESR, 0);
  461. accept_status = (apic_read(APIC_ESR) & 0xEF);
  462. }
  463. pr_debug("NMI sent.\n");
  464. if (send_status)
  465. printk(KERN_ERR "APIC never delivered???\n");
  466. if (accept_status)
  467. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  468. return (send_status | accept_status);
  469. }
  470. static int __cpuinit
  471. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  472. {
  473. unsigned long send_status, accept_status = 0;
  474. int maxlvt, num_starts, j;
  475. maxlvt = lapic_get_maxlvt();
  476. /*
  477. * Be paranoid about clearing APIC errors.
  478. */
  479. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  480. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  481. apic_write(APIC_ESR, 0);
  482. apic_read(APIC_ESR);
  483. }
  484. pr_debug("Asserting INIT.\n");
  485. /*
  486. * Turn INIT on target chip
  487. */
  488. /*
  489. * Send IPI
  490. */
  491. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  492. phys_apicid);
  493. pr_debug("Waiting for send to finish...\n");
  494. send_status = safe_apic_wait_icr_idle();
  495. mdelay(10);
  496. pr_debug("Deasserting INIT.\n");
  497. /* Target chip */
  498. /* Send IPI */
  499. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  500. pr_debug("Waiting for send to finish...\n");
  501. send_status = safe_apic_wait_icr_idle();
  502. mb();
  503. atomic_set(&init_deasserted, 1);
  504. /*
  505. * Should we send STARTUP IPIs ?
  506. *
  507. * Determine this based on the APIC version.
  508. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  509. */
  510. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  511. num_starts = 2;
  512. else
  513. num_starts = 0;
  514. /*
  515. * Paravirt / VMI wants a startup IPI hook here to set up the
  516. * target processor state.
  517. */
  518. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  519. (unsigned long)stack_start.sp);
  520. /*
  521. * Run STARTUP IPI loop.
  522. */
  523. pr_debug("#startup loops: %d.\n", num_starts);
  524. for (j = 1; j <= num_starts; j++) {
  525. pr_debug("Sending STARTUP #%d.\n", j);
  526. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  527. apic_write(APIC_ESR, 0);
  528. apic_read(APIC_ESR);
  529. pr_debug("After apic_write.\n");
  530. /*
  531. * STARTUP IPI
  532. */
  533. /* Target chip */
  534. /* Boot on the stack */
  535. /* Kick the second */
  536. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  537. phys_apicid);
  538. /*
  539. * Give the other CPU some time to accept the IPI.
  540. */
  541. udelay(300);
  542. pr_debug("Startup point 1.\n");
  543. pr_debug("Waiting for send to finish...\n");
  544. send_status = safe_apic_wait_icr_idle();
  545. /*
  546. * Give the other CPU some time to accept the IPI.
  547. */
  548. udelay(200);
  549. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  550. apic_write(APIC_ESR, 0);
  551. accept_status = (apic_read(APIC_ESR) & 0xEF);
  552. if (send_status || accept_status)
  553. break;
  554. }
  555. pr_debug("After Startup.\n");
  556. if (send_status)
  557. printk(KERN_ERR "APIC never delivered???\n");
  558. if (accept_status)
  559. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  560. return (send_status | accept_status);
  561. }
  562. struct create_idle {
  563. struct work_struct work;
  564. struct task_struct *idle;
  565. struct completion done;
  566. int cpu;
  567. };
  568. static void __cpuinit do_fork_idle(struct work_struct *work)
  569. {
  570. struct create_idle *c_idle =
  571. container_of(work, struct create_idle, work);
  572. c_idle->idle = fork_idle(c_idle->cpu);
  573. complete(&c_idle->done);
  574. }
  575. /*
  576. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  577. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  578. * Returns zero if CPU booted OK, else error code from
  579. * ->wakeup_secondary_cpu.
  580. */
  581. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  582. {
  583. unsigned long boot_error = 0;
  584. unsigned long start_ip;
  585. int timeout;
  586. struct create_idle c_idle = {
  587. .cpu = cpu,
  588. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  589. };
  590. INIT_WORK(&c_idle.work, do_fork_idle);
  591. alternatives_smp_switch(1);
  592. c_idle.idle = get_idle_for_cpu(cpu);
  593. /*
  594. * We can't use kernel_thread since we must avoid to
  595. * reschedule the child.
  596. */
  597. if (c_idle.idle) {
  598. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  599. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  600. init_idle(c_idle.idle, cpu);
  601. goto do_rest;
  602. }
  603. if (!keventd_up() || current_is_keventd())
  604. c_idle.work.func(&c_idle.work);
  605. else {
  606. schedule_work(&c_idle.work);
  607. wait_for_completion(&c_idle.done);
  608. }
  609. if (IS_ERR(c_idle.idle)) {
  610. printk("failed fork for CPU %d\n", cpu);
  611. return PTR_ERR(c_idle.idle);
  612. }
  613. set_idle_for_cpu(cpu, c_idle.idle);
  614. do_rest:
  615. per_cpu(current_task, cpu) = c_idle.idle;
  616. #ifdef CONFIG_X86_32
  617. /* Stack for startup_32 can be just as for start_secondary onwards */
  618. irq_ctx_init(cpu);
  619. #else
  620. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  621. initial_gs = per_cpu_offset(cpu);
  622. per_cpu(kernel_stack, cpu) =
  623. (unsigned long)task_stack_page(c_idle.idle) -
  624. KERNEL_STACK_OFFSET + THREAD_SIZE;
  625. #endif
  626. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  627. initial_code = (unsigned long)start_secondary;
  628. stack_start.sp = (void *) c_idle.idle->thread.sp;
  629. /* start_ip had better be page-aligned! */
  630. start_ip = setup_trampoline();
  631. /* So we see what's up */
  632. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  633. cpu, apicid, start_ip);
  634. /*
  635. * This grunge runs the startup process for
  636. * the targeted processor.
  637. */
  638. atomic_set(&init_deasserted, 0);
  639. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  640. pr_debug("Setting warm reset code and vector.\n");
  641. smpboot_setup_warm_reset_vector(start_ip);
  642. /*
  643. * Be paranoid about clearing APIC errors.
  644. */
  645. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  646. apic_write(APIC_ESR, 0);
  647. apic_read(APIC_ESR);
  648. }
  649. }
  650. /*
  651. * Kick the secondary CPU. Use the method in the APIC driver
  652. * if it's defined - or use an INIT boot APIC message otherwise:
  653. */
  654. if (apic->wakeup_secondary_cpu)
  655. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  656. else
  657. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  658. if (!boot_error) {
  659. /*
  660. * allow APs to start initializing.
  661. */
  662. pr_debug("Before Callout %d.\n", cpu);
  663. cpumask_set_cpu(cpu, cpu_callout_mask);
  664. pr_debug("After Callout %d.\n", cpu);
  665. /*
  666. * Wait 5s total for a response
  667. */
  668. for (timeout = 0; timeout < 50000; timeout++) {
  669. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  670. break; /* It has booted */
  671. udelay(100);
  672. }
  673. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  674. /* number CPUs logically, starting from 1 (BSP is 0) */
  675. pr_debug("OK.\n");
  676. printk(KERN_INFO "CPU%d: ", cpu);
  677. print_cpu_info(&cpu_data(cpu));
  678. pr_debug("CPU has booted.\n");
  679. } else {
  680. boot_error = 1;
  681. if (*((volatile unsigned char *)trampoline_base)
  682. == 0xA5)
  683. /* trampoline started but...? */
  684. printk(KERN_ERR "Stuck ??\n");
  685. else
  686. /* trampoline code not run */
  687. printk(KERN_ERR "Not responding.\n");
  688. if (apic->inquire_remote_apic)
  689. apic->inquire_remote_apic(apicid);
  690. }
  691. }
  692. if (boot_error) {
  693. /* Try to put things back the way they were before ... */
  694. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  695. /* was set by do_boot_cpu() */
  696. cpumask_clear_cpu(cpu, cpu_callout_mask);
  697. /* was set by cpu_init() */
  698. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  699. set_cpu_present(cpu, false);
  700. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  701. }
  702. /* mark "stuck" area as not stuck */
  703. *((volatile unsigned long *)trampoline_base) = 0;
  704. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  705. /*
  706. * Cleanup possible dangling ends...
  707. */
  708. smpboot_restore_warm_reset_vector();
  709. }
  710. return boot_error;
  711. }
  712. int __cpuinit native_cpu_up(unsigned int cpu)
  713. {
  714. int apicid = apic->cpu_present_to_apicid(cpu);
  715. unsigned long flags;
  716. int err;
  717. WARN_ON(irqs_disabled());
  718. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  719. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  720. !physid_isset(apicid, phys_cpu_present_map)) {
  721. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  722. return -EINVAL;
  723. }
  724. /*
  725. * Already booted CPU?
  726. */
  727. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  728. pr_debug("do_boot_cpu %d Already started\n", cpu);
  729. return -ENOSYS;
  730. }
  731. /*
  732. * Save current MTRR state in case it was changed since early boot
  733. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  734. */
  735. mtrr_save_state();
  736. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  737. #ifdef CONFIG_X86_32
  738. /* init low mem mapping */
  739. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  740. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  741. flush_tlb_all();
  742. low_mappings = 1;
  743. err = do_boot_cpu(apicid, cpu);
  744. zap_low_mappings(false);
  745. low_mappings = 0;
  746. #else
  747. err = do_boot_cpu(apicid, cpu);
  748. #endif
  749. if (err) {
  750. pr_debug("do_boot_cpu failed %d\n", err);
  751. return -EIO;
  752. }
  753. /*
  754. * Check TSC synchronization with the AP (keep irqs disabled
  755. * while doing so):
  756. */
  757. local_irq_save(flags);
  758. check_tsc_sync_source(cpu);
  759. local_irq_restore(flags);
  760. while (!cpu_online(cpu)) {
  761. cpu_relax();
  762. touch_nmi_watchdog();
  763. }
  764. return 0;
  765. }
  766. /*
  767. * Fall back to non SMP mode after errors.
  768. *
  769. * RED-PEN audit/test this more. I bet there is more state messed up here.
  770. */
  771. static __init void disable_smp(void)
  772. {
  773. init_cpu_present(cpumask_of(0));
  774. init_cpu_possible(cpumask_of(0));
  775. smpboot_clear_io_apic_irqs();
  776. if (smp_found_config)
  777. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  778. else
  779. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  780. map_cpu_to_logical_apicid();
  781. cpumask_set_cpu(0, cpu_sibling_mask(0));
  782. cpumask_set_cpu(0, cpu_core_mask(0));
  783. }
  784. /*
  785. * Various sanity checks.
  786. */
  787. static int __init smp_sanity_check(unsigned max_cpus)
  788. {
  789. preempt_disable();
  790. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  791. if (def_to_bigsmp && nr_cpu_ids > 8) {
  792. unsigned int cpu;
  793. unsigned nr;
  794. printk(KERN_WARNING
  795. "More than 8 CPUs detected - skipping them.\n"
  796. "Use CONFIG_X86_BIGSMP.\n");
  797. nr = 0;
  798. for_each_present_cpu(cpu) {
  799. if (nr >= 8)
  800. set_cpu_present(cpu, false);
  801. nr++;
  802. }
  803. nr = 0;
  804. for_each_possible_cpu(cpu) {
  805. if (nr >= 8)
  806. set_cpu_possible(cpu, false);
  807. nr++;
  808. }
  809. nr_cpu_ids = 8;
  810. }
  811. #endif
  812. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  813. printk(KERN_WARNING
  814. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  815. hard_smp_processor_id());
  816. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  817. }
  818. /*
  819. * If we couldn't find an SMP configuration at boot time,
  820. * get out of here now!
  821. */
  822. if (!smp_found_config && !acpi_lapic) {
  823. preempt_enable();
  824. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  825. disable_smp();
  826. if (APIC_init_uniprocessor())
  827. printk(KERN_NOTICE "Local APIC not detected."
  828. " Using dummy APIC emulation.\n");
  829. return -1;
  830. }
  831. /*
  832. * Should not be necessary because the MP table should list the boot
  833. * CPU too, but we do it for the sake of robustness anyway.
  834. */
  835. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  836. printk(KERN_NOTICE
  837. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  838. boot_cpu_physical_apicid);
  839. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  840. }
  841. preempt_enable();
  842. /*
  843. * If we couldn't find a local APIC, then get out of here now!
  844. */
  845. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  846. !cpu_has_apic) {
  847. if (!disable_apic) {
  848. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  849. boot_cpu_physical_apicid);
  850. pr_err("... forcing use of dummy APIC emulation."
  851. "(tell your hw vendor)\n");
  852. }
  853. smpboot_clear_io_apic();
  854. arch_disable_smp_support();
  855. return -1;
  856. }
  857. verify_local_APIC();
  858. /*
  859. * If SMP should be disabled, then really disable it!
  860. */
  861. if (!max_cpus) {
  862. printk(KERN_INFO "SMP mode deactivated.\n");
  863. smpboot_clear_io_apic();
  864. localise_nmi_watchdog();
  865. connect_bsp_APIC();
  866. setup_local_APIC();
  867. end_local_APIC_setup();
  868. return -1;
  869. }
  870. return 0;
  871. }
  872. static void __init smp_cpu_index_default(void)
  873. {
  874. int i;
  875. struct cpuinfo_x86 *c;
  876. for_each_possible_cpu(i) {
  877. c = &cpu_data(i);
  878. /* mark all to hotplug */
  879. c->cpu_index = nr_cpu_ids;
  880. }
  881. }
  882. /*
  883. * Prepare for SMP bootup. The MP table or ACPI has been read
  884. * earlier. Just do some sanity checking here and enable APIC mode.
  885. */
  886. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  887. {
  888. unsigned int i;
  889. preempt_disable();
  890. smp_cpu_index_default();
  891. current_cpu_data = boot_cpu_data;
  892. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  893. mb();
  894. /*
  895. * Setup boot CPU information
  896. */
  897. smp_store_cpu_info(0); /* Final full version of the data */
  898. #ifdef CONFIG_X86_32
  899. boot_cpu_logical_apicid = logical_smp_processor_id();
  900. #endif
  901. current_thread_info()->cpu = 0; /* needed? */
  902. for_each_possible_cpu(i) {
  903. alloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  904. alloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  905. alloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  906. cpumask_clear(per_cpu(cpu_core_map, i));
  907. cpumask_clear(per_cpu(cpu_sibling_map, i));
  908. cpumask_clear(cpu_data(i).llc_shared_map);
  909. }
  910. set_cpu_sibling_map(0);
  911. enable_IR_x2apic();
  912. #ifdef CONFIG_X86_64
  913. default_setup_apic_routing();
  914. #endif
  915. if (smp_sanity_check(max_cpus) < 0) {
  916. printk(KERN_INFO "SMP disabled\n");
  917. disable_smp();
  918. goto out;
  919. }
  920. preempt_disable();
  921. if (read_apic_id() != boot_cpu_physical_apicid) {
  922. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  923. read_apic_id(), boot_cpu_physical_apicid);
  924. /* Or can we switch back to PIC here? */
  925. }
  926. preempt_enable();
  927. connect_bsp_APIC();
  928. /*
  929. * Switch from PIC to APIC mode.
  930. */
  931. setup_local_APIC();
  932. /*
  933. * Enable IO APIC before setting up error vector
  934. */
  935. if (!skip_ioapic_setup && nr_ioapics)
  936. enable_IO_APIC();
  937. end_local_APIC_setup();
  938. map_cpu_to_logical_apicid();
  939. if (apic->setup_portio_remap)
  940. apic->setup_portio_remap();
  941. smpboot_setup_io_apic();
  942. /*
  943. * Set up local APIC timer on boot CPU.
  944. */
  945. printk(KERN_INFO "CPU%d: ", 0);
  946. print_cpu_info(&cpu_data(0));
  947. setup_boot_clock();
  948. if (is_uv_system())
  949. uv_system_init();
  950. out:
  951. preempt_enable();
  952. }
  953. /*
  954. * Early setup to make printk work.
  955. */
  956. void __init native_smp_prepare_boot_cpu(void)
  957. {
  958. int me = smp_processor_id();
  959. switch_to_new_gdt(me);
  960. /* already set me in cpu_online_mask in boot_cpu_init() */
  961. cpumask_set_cpu(me, cpu_callout_mask);
  962. per_cpu(cpu_state, me) = CPU_ONLINE;
  963. }
  964. void __init native_smp_cpus_done(unsigned int max_cpus)
  965. {
  966. pr_debug("Boot done.\n");
  967. impress_friends();
  968. #ifdef CONFIG_X86_IO_APIC
  969. setup_ioapic_dest();
  970. #endif
  971. check_nmi_watchdog();
  972. }
  973. static int __initdata setup_possible_cpus = -1;
  974. static int __init _setup_possible_cpus(char *str)
  975. {
  976. get_option(&str, &setup_possible_cpus);
  977. return 0;
  978. }
  979. early_param("possible_cpus", _setup_possible_cpus);
  980. /*
  981. * cpu_possible_mask should be static, it cannot change as cpu's
  982. * are onlined, or offlined. The reason is per-cpu data-structures
  983. * are allocated by some modules at init time, and dont expect to
  984. * do this dynamically on cpu arrival/departure.
  985. * cpu_present_mask on the other hand can change dynamically.
  986. * In case when cpu_hotplug is not compiled, then we resort to current
  987. * behaviour, which is cpu_possible == cpu_present.
  988. * - Ashok Raj
  989. *
  990. * Three ways to find out the number of additional hotplug CPUs:
  991. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  992. * - The user can overwrite it with possible_cpus=NUM
  993. * - Otherwise don't reserve additional CPUs.
  994. * We do this because additional CPUs waste a lot of memory.
  995. * -AK
  996. */
  997. __init void prefill_possible_map(void)
  998. {
  999. int i, possible;
  1000. /* no processor from mptable or madt */
  1001. if (!num_processors)
  1002. num_processors = 1;
  1003. if (setup_possible_cpus == -1)
  1004. possible = num_processors + disabled_cpus;
  1005. else
  1006. possible = setup_possible_cpus;
  1007. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1008. if (possible > CONFIG_NR_CPUS) {
  1009. printk(KERN_WARNING
  1010. "%d Processors exceeds NR_CPUS limit of %d\n",
  1011. possible, CONFIG_NR_CPUS);
  1012. possible = CONFIG_NR_CPUS;
  1013. }
  1014. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1015. possible, max_t(int, possible - num_processors, 0));
  1016. for (i = 0; i < possible; i++)
  1017. set_cpu_possible(i, true);
  1018. nr_cpu_ids = possible;
  1019. }
  1020. #ifdef CONFIG_HOTPLUG_CPU
  1021. static void remove_siblinginfo(int cpu)
  1022. {
  1023. int sibling;
  1024. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1025. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1026. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1027. /*/
  1028. * last thread sibling in this cpu core going down
  1029. */
  1030. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1031. cpu_data(sibling).booted_cores--;
  1032. }
  1033. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1034. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1035. cpumask_clear(cpu_sibling_mask(cpu));
  1036. cpumask_clear(cpu_core_mask(cpu));
  1037. c->phys_proc_id = 0;
  1038. c->cpu_core_id = 0;
  1039. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1040. }
  1041. static void __ref remove_cpu_from_maps(int cpu)
  1042. {
  1043. set_cpu_online(cpu, false);
  1044. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1045. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1046. /* was set by cpu_init() */
  1047. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1048. numa_remove_cpu(cpu);
  1049. }
  1050. void cpu_disable_common(void)
  1051. {
  1052. int cpu = smp_processor_id();
  1053. /*
  1054. * HACK:
  1055. * Allow any queued timer interrupts to get serviced
  1056. * This is only a temporary solution until we cleanup
  1057. * fixup_irqs as we do for IA64.
  1058. */
  1059. local_irq_enable();
  1060. mdelay(1);
  1061. local_irq_disable();
  1062. remove_siblinginfo(cpu);
  1063. /* It's now safe to remove this processor from the online map */
  1064. lock_vector_lock();
  1065. remove_cpu_from_maps(cpu);
  1066. unlock_vector_lock();
  1067. fixup_irqs();
  1068. }
  1069. int native_cpu_disable(void)
  1070. {
  1071. int cpu = smp_processor_id();
  1072. /*
  1073. * Perhaps use cpufreq to drop frequency, but that could go
  1074. * into generic code.
  1075. *
  1076. * We won't take down the boot processor on i386 due to some
  1077. * interrupts only being able to be serviced by the BSP.
  1078. * Especially so if we're not using an IOAPIC -zwane
  1079. */
  1080. if (cpu == 0)
  1081. return -EBUSY;
  1082. if (nmi_watchdog == NMI_LOCAL_APIC)
  1083. stop_apic_nmi_watchdog(NULL);
  1084. clear_local_APIC();
  1085. cpu_disable_common();
  1086. return 0;
  1087. }
  1088. void native_cpu_die(unsigned int cpu)
  1089. {
  1090. /* We don't do anything here: idle task is faking death itself. */
  1091. unsigned int i;
  1092. for (i = 0; i < 10; i++) {
  1093. /* They ack this in play_dead by setting CPU_DEAD */
  1094. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1095. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1096. if (1 == num_online_cpus())
  1097. alternatives_smp_switch(0);
  1098. return;
  1099. }
  1100. msleep(100);
  1101. }
  1102. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1103. }
  1104. void play_dead_common(void)
  1105. {
  1106. idle_task_exit();
  1107. reset_lazy_tlbstate();
  1108. irq_ctx_exit(raw_smp_processor_id());
  1109. c1e_remove_cpu(raw_smp_processor_id());
  1110. mb();
  1111. /* Ack it */
  1112. __get_cpu_var(cpu_state) = CPU_DEAD;
  1113. /*
  1114. * With physical CPU hotplug, we should halt the cpu
  1115. */
  1116. local_irq_disable();
  1117. }
  1118. void native_play_dead(void)
  1119. {
  1120. play_dead_common();
  1121. wbinvd_halt();
  1122. }
  1123. #else /* ... !CONFIG_HOTPLUG_CPU */
  1124. int native_cpu_disable(void)
  1125. {
  1126. return -ENOSYS;
  1127. }
  1128. void native_cpu_die(unsigned int cpu)
  1129. {
  1130. /* We said "no" in __cpu_disable */
  1131. BUG();
  1132. }
  1133. void native_play_dead(void)
  1134. {
  1135. BUG();
  1136. }
  1137. #endif