apic.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/perf_counter.h>
  17. #include <linux/kernel_stat.h>
  18. #include <linux/mc146818rtc.h>
  19. #include <linux/acpi_pmtmr.h>
  20. #include <linux/clockchips.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/ftrace.h>
  24. #include <linux/ioport.h>
  25. #include <linux/module.h>
  26. #include <linux/sysdev.h>
  27. #include <linux/delay.h>
  28. #include <linux/timex.h>
  29. #include <linux/dmar.h>
  30. #include <linux/init.h>
  31. #include <linux/cpu.h>
  32. #include <linux/dmi.h>
  33. #include <linux/nmi.h>
  34. #include <linux/smp.h>
  35. #include <linux/mm.h>
  36. #include <asm/perf_counter.h>
  37. #include <asm/pgalloc.h>
  38. #include <asm/atomic.h>
  39. #include <asm/mpspec.h>
  40. #include <asm/i8253.h>
  41. #include <asm/i8259.h>
  42. #include <asm/proto.h>
  43. #include <asm/apic.h>
  44. #include <asm/desc.h>
  45. #include <asm/hpet.h>
  46. #include <asm/idle.h>
  47. #include <asm/mtrr.h>
  48. #include <asm/smp.h>
  49. #include <asm/mce.h>
  50. unsigned int num_processors;
  51. unsigned disabled_cpus __cpuinitdata;
  52. /* Processor that is doing the boot up */
  53. unsigned int boot_cpu_physical_apicid = -1U;
  54. /*
  55. * The highest APIC ID seen during enumeration.
  56. *
  57. * This determines the messaging protocol we can use: if all APIC IDs
  58. * are in the 0 ... 7 range, then we can use logical addressing which
  59. * has some performance advantages (better broadcasting).
  60. *
  61. * If there's an APIC ID above 8, we use physical addressing.
  62. */
  63. unsigned int max_physical_apicid;
  64. /*
  65. * Bitmask of physically existing CPUs:
  66. */
  67. physid_mask_t phys_cpu_present_map;
  68. /*
  69. * Map cpu index to physical APIC ID
  70. */
  71. DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
  72. DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
  73. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  74. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  75. #ifdef CONFIG_X86_32
  76. /*
  77. * Knob to control our willingness to enable the local APIC.
  78. *
  79. * +1=force-enable
  80. */
  81. static int force_enable_local_apic;
  82. /*
  83. * APIC command line parameters
  84. */
  85. static int __init parse_lapic(char *arg)
  86. {
  87. force_enable_local_apic = 1;
  88. return 0;
  89. }
  90. early_param("lapic", parse_lapic);
  91. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  92. static int enabled_via_apicbase;
  93. /*
  94. * Handle interrupt mode configuration register (IMCR).
  95. * This register controls whether the interrupt signals
  96. * that reach the BSP come from the master PIC or from the
  97. * local APIC. Before entering Symmetric I/O Mode, either
  98. * the BIOS or the operating system must switch out of
  99. * PIC Mode by changing the IMCR.
  100. */
  101. static inline void imcr_pic_to_apic(void)
  102. {
  103. /* select IMCR register */
  104. outb(0x70, 0x22);
  105. /* NMI and 8259 INTR go through APIC */
  106. outb(0x01, 0x23);
  107. }
  108. static inline void imcr_apic_to_pic(void)
  109. {
  110. /* select IMCR register */
  111. outb(0x70, 0x22);
  112. /* NMI and 8259 INTR go directly to BSP */
  113. outb(0x00, 0x23);
  114. }
  115. #endif
  116. #ifdef CONFIG_X86_64
  117. static int apic_calibrate_pmtmr __initdata;
  118. static __init int setup_apicpmtimer(char *s)
  119. {
  120. apic_calibrate_pmtmr = 1;
  121. notsc_setup(NULL);
  122. return 0;
  123. }
  124. __setup("apicpmtimer", setup_apicpmtimer);
  125. #endif
  126. int x2apic_mode;
  127. #ifdef CONFIG_X86_X2APIC
  128. /* x2apic enabled before OS handover */
  129. static int x2apic_preenabled;
  130. static __init int setup_nox2apic(char *str)
  131. {
  132. if (x2apic_enabled()) {
  133. pr_warning("Bios already enabled x2apic, "
  134. "can't enforce nox2apic");
  135. return 0;
  136. }
  137. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  138. return 0;
  139. }
  140. early_param("nox2apic", setup_nox2apic);
  141. #endif
  142. unsigned long mp_lapic_addr;
  143. int disable_apic;
  144. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  145. static int disable_apic_timer __cpuinitdata;
  146. /* Local APIC timer works in C2 */
  147. int local_apic_timer_c2_ok;
  148. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  149. int first_system_vector = 0xfe;
  150. /*
  151. * Debug level, exported for io_apic.c
  152. */
  153. unsigned int apic_verbosity;
  154. int pic_mode;
  155. /* Have we found an MP table */
  156. int smp_found_config;
  157. static struct resource lapic_resource = {
  158. .name = "Local APIC",
  159. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  160. };
  161. static unsigned int calibration_result;
  162. static int lapic_next_event(unsigned long delta,
  163. struct clock_event_device *evt);
  164. static void lapic_timer_setup(enum clock_event_mode mode,
  165. struct clock_event_device *evt);
  166. static void lapic_timer_broadcast(const struct cpumask *mask);
  167. static void apic_pm_activate(void);
  168. /*
  169. * The local apic timer can be used for any function which is CPU local.
  170. */
  171. static struct clock_event_device lapic_clockevent = {
  172. .name = "lapic",
  173. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  174. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  175. .shift = 32,
  176. .set_mode = lapic_timer_setup,
  177. .set_next_event = lapic_next_event,
  178. .broadcast = lapic_timer_broadcast,
  179. .rating = 100,
  180. .irq = -1,
  181. };
  182. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  183. static unsigned long apic_phys;
  184. /*
  185. * Get the LAPIC version
  186. */
  187. static inline int lapic_get_version(void)
  188. {
  189. return GET_APIC_VERSION(apic_read(APIC_LVR));
  190. }
  191. /*
  192. * Check, if the APIC is integrated or a separate chip
  193. */
  194. static inline int lapic_is_integrated(void)
  195. {
  196. #ifdef CONFIG_X86_64
  197. return 1;
  198. #else
  199. return APIC_INTEGRATED(lapic_get_version());
  200. #endif
  201. }
  202. /*
  203. * Check, whether this is a modern or a first generation APIC
  204. */
  205. static int modern_apic(void)
  206. {
  207. /* AMD systems use old APIC versions, so check the CPU */
  208. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  209. boot_cpu_data.x86 >= 0xf)
  210. return 1;
  211. return lapic_get_version() >= 0x14;
  212. }
  213. /*
  214. * bare function to substitute write operation
  215. * and it's _that_ fast :)
  216. */
  217. static void native_apic_write_dummy(u32 reg, u32 v)
  218. {
  219. WARN_ON_ONCE((cpu_has_apic || !disable_apic));
  220. }
  221. static u32 native_apic_read_dummy(u32 reg)
  222. {
  223. WARN_ON_ONCE((cpu_has_apic && !disable_apic));
  224. return 0;
  225. }
  226. /*
  227. * right after this call apic->write/read doesn't do anything
  228. * note that there is no restore operation it works one way
  229. */
  230. void apic_disable(void)
  231. {
  232. apic->read = native_apic_read_dummy;
  233. apic->write = native_apic_write_dummy;
  234. }
  235. void native_apic_wait_icr_idle(void)
  236. {
  237. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  238. cpu_relax();
  239. }
  240. u32 native_safe_apic_wait_icr_idle(void)
  241. {
  242. u32 send_status;
  243. int timeout;
  244. timeout = 0;
  245. do {
  246. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  247. if (!send_status)
  248. break;
  249. udelay(100);
  250. } while (timeout++ < 1000);
  251. return send_status;
  252. }
  253. void native_apic_icr_write(u32 low, u32 id)
  254. {
  255. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  256. apic_write(APIC_ICR, low);
  257. }
  258. u64 native_apic_icr_read(void)
  259. {
  260. u32 icr1, icr2;
  261. icr2 = apic_read(APIC_ICR2);
  262. icr1 = apic_read(APIC_ICR);
  263. return icr1 | ((u64)icr2 << 32);
  264. }
  265. /**
  266. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  267. */
  268. void __cpuinit enable_NMI_through_LVT0(void)
  269. {
  270. unsigned int v;
  271. /* unmask and set to NMI */
  272. v = APIC_DM_NMI;
  273. /* Level triggered for 82489DX (32bit mode) */
  274. if (!lapic_is_integrated())
  275. v |= APIC_LVT_LEVEL_TRIGGER;
  276. apic_write(APIC_LVT0, v);
  277. }
  278. #ifdef CONFIG_X86_32
  279. /**
  280. * get_physical_broadcast - Get number of physical broadcast IDs
  281. */
  282. int get_physical_broadcast(void)
  283. {
  284. return modern_apic() ? 0xff : 0xf;
  285. }
  286. #endif
  287. /**
  288. * lapic_get_maxlvt - get the maximum number of local vector table entries
  289. */
  290. int lapic_get_maxlvt(void)
  291. {
  292. unsigned int v;
  293. v = apic_read(APIC_LVR);
  294. /*
  295. * - we always have APIC integrated on 64bit mode
  296. * - 82489DXs do not report # of LVT entries
  297. */
  298. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  299. }
  300. /*
  301. * Local APIC timer
  302. */
  303. /* Clock divisor */
  304. #define APIC_DIVISOR 16
  305. /*
  306. * This function sets up the local APIC timer, with a timeout of
  307. * 'clocks' APIC bus clock. During calibration we actually call
  308. * this function twice on the boot CPU, once with a bogus timeout
  309. * value, second time for real. The other (noncalibrating) CPUs
  310. * call this function only once, with the real, calibrated value.
  311. *
  312. * We do reads before writes even if unnecessary, to get around the
  313. * P5 APIC double write bug.
  314. */
  315. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  316. {
  317. unsigned int lvtt_value, tmp_value;
  318. lvtt_value = LOCAL_TIMER_VECTOR;
  319. if (!oneshot)
  320. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  321. if (!lapic_is_integrated())
  322. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  323. if (!irqen)
  324. lvtt_value |= APIC_LVT_MASKED;
  325. apic_write(APIC_LVTT, lvtt_value);
  326. /*
  327. * Divide PICLK by 16
  328. */
  329. tmp_value = apic_read(APIC_TDCR);
  330. apic_write(APIC_TDCR,
  331. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  332. APIC_TDR_DIV_16);
  333. if (!oneshot)
  334. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  335. }
  336. /*
  337. * Setup extended LVT, AMD specific (K8, family 10h)
  338. *
  339. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  340. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  341. *
  342. * If mask=1, the LVT entry does not generate interrupts while mask=0
  343. * enables the vector. See also the BKDGs.
  344. */
  345. #define APIC_EILVT_LVTOFF_MCE 0
  346. #define APIC_EILVT_LVTOFF_IBS 1
  347. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  348. {
  349. unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
  350. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  351. apic_write(reg, v);
  352. }
  353. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  354. {
  355. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  356. return APIC_EILVT_LVTOFF_MCE;
  357. }
  358. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  359. {
  360. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  361. return APIC_EILVT_LVTOFF_IBS;
  362. }
  363. EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  364. /*
  365. * Program the next event, relative to now
  366. */
  367. static int lapic_next_event(unsigned long delta,
  368. struct clock_event_device *evt)
  369. {
  370. apic_write(APIC_TMICT, delta);
  371. return 0;
  372. }
  373. /*
  374. * Setup the lapic timer in periodic or oneshot mode
  375. */
  376. static void lapic_timer_setup(enum clock_event_mode mode,
  377. struct clock_event_device *evt)
  378. {
  379. unsigned long flags;
  380. unsigned int v;
  381. /* Lapic used as dummy for broadcast ? */
  382. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  383. return;
  384. local_irq_save(flags);
  385. switch (mode) {
  386. case CLOCK_EVT_MODE_PERIODIC:
  387. case CLOCK_EVT_MODE_ONESHOT:
  388. __setup_APIC_LVTT(calibration_result,
  389. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  390. break;
  391. case CLOCK_EVT_MODE_UNUSED:
  392. case CLOCK_EVT_MODE_SHUTDOWN:
  393. v = apic_read(APIC_LVTT);
  394. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  395. apic_write(APIC_LVTT, v);
  396. apic_write(APIC_TMICT, 0xffffffff);
  397. break;
  398. case CLOCK_EVT_MODE_RESUME:
  399. /* Nothing to do here */
  400. break;
  401. }
  402. local_irq_restore(flags);
  403. }
  404. /*
  405. * Local APIC timer broadcast function
  406. */
  407. static void lapic_timer_broadcast(const struct cpumask *mask)
  408. {
  409. #ifdef CONFIG_SMP
  410. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  411. #endif
  412. }
  413. /*
  414. * Setup the local APIC timer for this CPU. Copy the initilized values
  415. * of the boot CPU and register the clock event in the framework.
  416. */
  417. static void __cpuinit setup_APIC_timer(void)
  418. {
  419. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  420. if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
  421. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  422. /* Make LAPIC timer preferrable over percpu HPET */
  423. lapic_clockevent.rating = 150;
  424. }
  425. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  426. levt->cpumask = cpumask_of(smp_processor_id());
  427. clockevents_register_device(levt);
  428. }
  429. /*
  430. * In this functions we calibrate APIC bus clocks to the external timer.
  431. *
  432. * We want to do the calibration only once since we want to have local timer
  433. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  434. * frequency.
  435. *
  436. * This was previously done by reading the PIT/HPET and waiting for a wrap
  437. * around to find out, that a tick has elapsed. I have a box, where the PIT
  438. * readout is broken, so it never gets out of the wait loop again. This was
  439. * also reported by others.
  440. *
  441. * Monitoring the jiffies value is inaccurate and the clockevents
  442. * infrastructure allows us to do a simple substitution of the interrupt
  443. * handler.
  444. *
  445. * The calibration routine also uses the pm_timer when possible, as the PIT
  446. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  447. * back to normal later in the boot process).
  448. */
  449. #define LAPIC_CAL_LOOPS (HZ/10)
  450. static __initdata int lapic_cal_loops = -1;
  451. static __initdata long lapic_cal_t1, lapic_cal_t2;
  452. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  453. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  454. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  455. /*
  456. * Temporary interrupt handler.
  457. */
  458. static void __init lapic_cal_handler(struct clock_event_device *dev)
  459. {
  460. unsigned long long tsc = 0;
  461. long tapic = apic_read(APIC_TMCCT);
  462. unsigned long pm = acpi_pm_read_early();
  463. if (cpu_has_tsc)
  464. rdtscll(tsc);
  465. switch (lapic_cal_loops++) {
  466. case 0:
  467. lapic_cal_t1 = tapic;
  468. lapic_cal_tsc1 = tsc;
  469. lapic_cal_pm1 = pm;
  470. lapic_cal_j1 = jiffies;
  471. break;
  472. case LAPIC_CAL_LOOPS:
  473. lapic_cal_t2 = tapic;
  474. lapic_cal_tsc2 = tsc;
  475. if (pm < lapic_cal_pm1)
  476. pm += ACPI_PM_OVRRUN;
  477. lapic_cal_pm2 = pm;
  478. lapic_cal_j2 = jiffies;
  479. break;
  480. }
  481. }
  482. static int __init
  483. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  484. {
  485. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  486. const long pm_thresh = pm_100ms / 100;
  487. unsigned long mult;
  488. u64 res;
  489. #ifndef CONFIG_X86_PM_TIMER
  490. return -1;
  491. #endif
  492. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  493. /* Check, if the PM timer is available */
  494. if (!deltapm)
  495. return -1;
  496. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  497. if (deltapm > (pm_100ms - pm_thresh) &&
  498. deltapm < (pm_100ms + pm_thresh)) {
  499. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  500. return 0;
  501. }
  502. res = (((u64)deltapm) * mult) >> 22;
  503. do_div(res, 1000000);
  504. pr_warning("APIC calibration not consistent "
  505. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  506. /* Correct the lapic counter value */
  507. res = (((u64)(*delta)) * pm_100ms);
  508. do_div(res, deltapm);
  509. pr_info("APIC delta adjusted to PM-Timer: "
  510. "%lu (%ld)\n", (unsigned long)res, *delta);
  511. *delta = (long)res;
  512. /* Correct the tsc counter value */
  513. if (cpu_has_tsc) {
  514. res = (((u64)(*deltatsc)) * pm_100ms);
  515. do_div(res, deltapm);
  516. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  517. "PM-Timer: %lu (%ld) \n",
  518. (unsigned long)res, *deltatsc);
  519. *deltatsc = (long)res;
  520. }
  521. return 0;
  522. }
  523. static int __init calibrate_APIC_clock(void)
  524. {
  525. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  526. void (*real_handler)(struct clock_event_device *dev);
  527. unsigned long deltaj;
  528. long delta, deltatsc;
  529. int pm_referenced = 0;
  530. local_irq_disable();
  531. /* Replace the global interrupt handler */
  532. real_handler = global_clock_event->event_handler;
  533. global_clock_event->event_handler = lapic_cal_handler;
  534. /*
  535. * Setup the APIC counter to maximum. There is no way the lapic
  536. * can underflow in the 100ms detection time frame
  537. */
  538. __setup_APIC_LVTT(0xffffffff, 0, 0);
  539. /* Let the interrupts run */
  540. local_irq_enable();
  541. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  542. cpu_relax();
  543. local_irq_disable();
  544. /* Restore the real event handler */
  545. global_clock_event->event_handler = real_handler;
  546. /* Build delta t1-t2 as apic timer counts down */
  547. delta = lapic_cal_t1 - lapic_cal_t2;
  548. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  549. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  550. /* we trust the PM based calibration if possible */
  551. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  552. &delta, &deltatsc);
  553. /* Calculate the scaled math multiplication factor */
  554. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  555. lapic_clockevent.shift);
  556. lapic_clockevent.max_delta_ns =
  557. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  558. lapic_clockevent.min_delta_ns =
  559. clockevent_delta2ns(0xF, &lapic_clockevent);
  560. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  561. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  562. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  563. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  564. calibration_result);
  565. if (cpu_has_tsc) {
  566. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  567. "%ld.%04ld MHz.\n",
  568. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  569. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  570. }
  571. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  572. "%u.%04u MHz.\n",
  573. calibration_result / (1000000 / HZ),
  574. calibration_result % (1000000 / HZ));
  575. /*
  576. * Do a sanity check on the APIC calibration result
  577. */
  578. if (calibration_result < (1000000 / HZ)) {
  579. local_irq_enable();
  580. pr_warning("APIC frequency too slow, disabling apic timer\n");
  581. return -1;
  582. }
  583. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  584. /*
  585. * PM timer calibration failed or not turned on
  586. * so lets try APIC timer based calibration
  587. */
  588. if (!pm_referenced) {
  589. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  590. /*
  591. * Setup the apic timer manually
  592. */
  593. levt->event_handler = lapic_cal_handler;
  594. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  595. lapic_cal_loops = -1;
  596. /* Let the interrupts run */
  597. local_irq_enable();
  598. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  599. cpu_relax();
  600. /* Stop the lapic timer */
  601. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  602. /* Jiffies delta */
  603. deltaj = lapic_cal_j2 - lapic_cal_j1;
  604. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  605. /* Check, if the jiffies result is consistent */
  606. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  607. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  608. else
  609. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  610. } else
  611. local_irq_enable();
  612. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  613. pr_warning("APIC timer disabled due to verification failure\n");
  614. return -1;
  615. }
  616. return 0;
  617. }
  618. /*
  619. * Setup the boot APIC
  620. *
  621. * Calibrate and verify the result.
  622. */
  623. void __init setup_boot_APIC_clock(void)
  624. {
  625. /*
  626. * The local apic timer can be disabled via the kernel
  627. * commandline or from the CPU detection code. Register the lapic
  628. * timer as a dummy clock event source on SMP systems, so the
  629. * broadcast mechanism is used. On UP systems simply ignore it.
  630. */
  631. if (disable_apic_timer) {
  632. pr_info("Disabling APIC timer\n");
  633. /* No broadcast on UP ! */
  634. if (num_possible_cpus() > 1) {
  635. lapic_clockevent.mult = 1;
  636. setup_APIC_timer();
  637. }
  638. return;
  639. }
  640. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  641. "calibrating APIC timer ...\n");
  642. if (calibrate_APIC_clock()) {
  643. /* No broadcast on UP ! */
  644. if (num_possible_cpus() > 1)
  645. setup_APIC_timer();
  646. return;
  647. }
  648. /*
  649. * If nmi_watchdog is set to IO_APIC, we need the
  650. * PIT/HPET going. Otherwise register lapic as a dummy
  651. * device.
  652. */
  653. if (nmi_watchdog != NMI_IO_APIC)
  654. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  655. else
  656. pr_warning("APIC timer registered as dummy,"
  657. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  658. /* Setup the lapic or request the broadcast */
  659. setup_APIC_timer();
  660. }
  661. void __cpuinit setup_secondary_APIC_clock(void)
  662. {
  663. setup_APIC_timer();
  664. }
  665. /*
  666. * The guts of the apic timer interrupt
  667. */
  668. static void local_apic_timer_interrupt(void)
  669. {
  670. int cpu = smp_processor_id();
  671. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  672. /*
  673. * Normally we should not be here till LAPIC has been initialized but
  674. * in some cases like kdump, its possible that there is a pending LAPIC
  675. * timer interrupt from previous kernel's context and is delivered in
  676. * new kernel the moment interrupts are enabled.
  677. *
  678. * Interrupts are enabled early and LAPIC is setup much later, hence
  679. * its possible that when we get here evt->event_handler is NULL.
  680. * Check for event_handler being NULL and discard the interrupt as
  681. * spurious.
  682. */
  683. if (!evt->event_handler) {
  684. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  685. /* Switch it off */
  686. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  687. return;
  688. }
  689. /*
  690. * the NMI deadlock-detector uses this.
  691. */
  692. inc_irq_stat(apic_timer_irqs);
  693. evt->event_handler(evt);
  694. }
  695. /*
  696. * Local APIC timer interrupt. This is the most natural way for doing
  697. * local interrupts, but local timer interrupts can be emulated by
  698. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  699. *
  700. * [ if a single-CPU system runs an SMP kernel then we call the local
  701. * interrupt as well. Thus we cannot inline the local irq ... ]
  702. */
  703. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  704. {
  705. struct pt_regs *old_regs = set_irq_regs(regs);
  706. /*
  707. * NOTE! We'd better ACK the irq immediately,
  708. * because timer handling can be slow.
  709. */
  710. ack_APIC_irq();
  711. /*
  712. * update_process_times() expects us to have done irq_enter().
  713. * Besides, if we don't timer interrupts ignore the global
  714. * interrupt lock, which is the WrongThing (tm) to do.
  715. */
  716. exit_idle();
  717. irq_enter();
  718. local_apic_timer_interrupt();
  719. irq_exit();
  720. set_irq_regs(old_regs);
  721. }
  722. int setup_profiling_timer(unsigned int multiplier)
  723. {
  724. return -EINVAL;
  725. }
  726. /*
  727. * Local APIC start and shutdown
  728. */
  729. /**
  730. * clear_local_APIC - shutdown the local APIC
  731. *
  732. * This is called, when a CPU is disabled and before rebooting, so the state of
  733. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  734. * leftovers during boot.
  735. */
  736. void clear_local_APIC(void)
  737. {
  738. int maxlvt;
  739. u32 v;
  740. /* APIC hasn't been mapped yet */
  741. if (!x2apic_mode && !apic_phys)
  742. return;
  743. maxlvt = lapic_get_maxlvt();
  744. /*
  745. * Masking an LVT entry can trigger a local APIC error
  746. * if the vector is zero. Mask LVTERR first to prevent this.
  747. */
  748. if (maxlvt >= 3) {
  749. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  750. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  751. }
  752. /*
  753. * Careful: we have to set masks only first to deassert
  754. * any level-triggered sources.
  755. */
  756. v = apic_read(APIC_LVTT);
  757. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  758. v = apic_read(APIC_LVT0);
  759. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  760. v = apic_read(APIC_LVT1);
  761. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  762. if (maxlvt >= 4) {
  763. v = apic_read(APIC_LVTPC);
  764. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  765. }
  766. /* lets not touch this if we didn't frob it */
  767. #ifdef CONFIG_X86_THERMAL_VECTOR
  768. if (maxlvt >= 5) {
  769. v = apic_read(APIC_LVTTHMR);
  770. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  771. }
  772. #endif
  773. #ifdef CONFIG_X86_MCE_INTEL
  774. if (maxlvt >= 6) {
  775. v = apic_read(APIC_LVTCMCI);
  776. if (!(v & APIC_LVT_MASKED))
  777. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  778. }
  779. #endif
  780. /*
  781. * Clean APIC state for other OSs:
  782. */
  783. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  784. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  785. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  786. if (maxlvt >= 3)
  787. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  788. if (maxlvt >= 4)
  789. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  790. /* Integrated APIC (!82489DX) ? */
  791. if (lapic_is_integrated()) {
  792. if (maxlvt > 3)
  793. /* Clear ESR due to Pentium errata 3AP and 11AP */
  794. apic_write(APIC_ESR, 0);
  795. apic_read(APIC_ESR);
  796. }
  797. }
  798. /**
  799. * disable_local_APIC - clear and disable the local APIC
  800. */
  801. void disable_local_APIC(void)
  802. {
  803. unsigned int value;
  804. /* APIC hasn't been mapped yet */
  805. if (!apic_phys)
  806. return;
  807. clear_local_APIC();
  808. /*
  809. * Disable APIC (implies clearing of registers
  810. * for 82489DX!).
  811. */
  812. value = apic_read(APIC_SPIV);
  813. value &= ~APIC_SPIV_APIC_ENABLED;
  814. apic_write(APIC_SPIV, value);
  815. #ifdef CONFIG_X86_32
  816. /*
  817. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  818. * restore the disabled state.
  819. */
  820. if (enabled_via_apicbase) {
  821. unsigned int l, h;
  822. rdmsr(MSR_IA32_APICBASE, l, h);
  823. l &= ~MSR_IA32_APICBASE_ENABLE;
  824. wrmsr(MSR_IA32_APICBASE, l, h);
  825. }
  826. #endif
  827. }
  828. /*
  829. * If Linux enabled the LAPIC against the BIOS default disable it down before
  830. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  831. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  832. * for the case where Linux didn't enable the LAPIC.
  833. */
  834. void lapic_shutdown(void)
  835. {
  836. unsigned long flags;
  837. if (!cpu_has_apic)
  838. return;
  839. local_irq_save(flags);
  840. #ifdef CONFIG_X86_32
  841. if (!enabled_via_apicbase)
  842. clear_local_APIC();
  843. else
  844. #endif
  845. disable_local_APIC();
  846. local_irq_restore(flags);
  847. }
  848. /*
  849. * This is to verify that we're looking at a real local APIC.
  850. * Check these against your board if the CPUs aren't getting
  851. * started for no apparent reason.
  852. */
  853. int __init verify_local_APIC(void)
  854. {
  855. unsigned int reg0, reg1;
  856. /*
  857. * The version register is read-only in a real APIC.
  858. */
  859. reg0 = apic_read(APIC_LVR);
  860. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  861. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  862. reg1 = apic_read(APIC_LVR);
  863. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  864. /*
  865. * The two version reads above should print the same
  866. * numbers. If the second one is different, then we
  867. * poke at a non-APIC.
  868. */
  869. if (reg1 != reg0)
  870. return 0;
  871. /*
  872. * Check if the version looks reasonably.
  873. */
  874. reg1 = GET_APIC_VERSION(reg0);
  875. if (reg1 == 0x00 || reg1 == 0xff)
  876. return 0;
  877. reg1 = lapic_get_maxlvt();
  878. if (reg1 < 0x02 || reg1 == 0xff)
  879. return 0;
  880. /*
  881. * The ID register is read/write in a real APIC.
  882. */
  883. reg0 = apic_read(APIC_ID);
  884. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  885. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  886. reg1 = apic_read(APIC_ID);
  887. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  888. apic_write(APIC_ID, reg0);
  889. if (reg1 != (reg0 ^ apic->apic_id_mask))
  890. return 0;
  891. /*
  892. * The next two are just to see if we have sane values.
  893. * They're only really relevant if we're in Virtual Wire
  894. * compatibility mode, but most boxes are anymore.
  895. */
  896. reg0 = apic_read(APIC_LVT0);
  897. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  898. reg1 = apic_read(APIC_LVT1);
  899. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  900. return 1;
  901. }
  902. /**
  903. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  904. */
  905. void __init sync_Arb_IDs(void)
  906. {
  907. /*
  908. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  909. * needed on AMD.
  910. */
  911. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  912. return;
  913. /*
  914. * Wait for idle.
  915. */
  916. apic_wait_icr_idle();
  917. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  918. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  919. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  920. }
  921. /*
  922. * An initial setup of the virtual wire mode.
  923. */
  924. void __init init_bsp_APIC(void)
  925. {
  926. unsigned int value;
  927. /*
  928. * Don't do the setup now if we have a SMP BIOS as the
  929. * through-I/O-APIC virtual wire mode might be active.
  930. */
  931. if (smp_found_config || !cpu_has_apic)
  932. return;
  933. /*
  934. * Do not trust the local APIC being empty at bootup.
  935. */
  936. clear_local_APIC();
  937. /*
  938. * Enable APIC.
  939. */
  940. value = apic_read(APIC_SPIV);
  941. value &= ~APIC_VECTOR_MASK;
  942. value |= APIC_SPIV_APIC_ENABLED;
  943. #ifdef CONFIG_X86_32
  944. /* This bit is reserved on P4/Xeon and should be cleared */
  945. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  946. (boot_cpu_data.x86 == 15))
  947. value &= ~APIC_SPIV_FOCUS_DISABLED;
  948. else
  949. #endif
  950. value |= APIC_SPIV_FOCUS_DISABLED;
  951. value |= SPURIOUS_APIC_VECTOR;
  952. apic_write(APIC_SPIV, value);
  953. /*
  954. * Set up the virtual wire mode.
  955. */
  956. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  957. value = APIC_DM_NMI;
  958. if (!lapic_is_integrated()) /* 82489DX */
  959. value |= APIC_LVT_LEVEL_TRIGGER;
  960. apic_write(APIC_LVT1, value);
  961. }
  962. static void __cpuinit lapic_setup_esr(void)
  963. {
  964. unsigned int oldvalue, value, maxlvt;
  965. if (!lapic_is_integrated()) {
  966. pr_info("No ESR for 82489DX.\n");
  967. return;
  968. }
  969. if (apic->disable_esr) {
  970. /*
  971. * Something untraceable is creating bad interrupts on
  972. * secondary quads ... for the moment, just leave the
  973. * ESR disabled - we can't do anything useful with the
  974. * errors anyway - mbligh
  975. */
  976. pr_info("Leaving ESR disabled.\n");
  977. return;
  978. }
  979. maxlvt = lapic_get_maxlvt();
  980. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  981. apic_write(APIC_ESR, 0);
  982. oldvalue = apic_read(APIC_ESR);
  983. /* enables sending errors */
  984. value = ERROR_APIC_VECTOR;
  985. apic_write(APIC_LVTERR, value);
  986. /*
  987. * spec says clear errors after enabling vector.
  988. */
  989. if (maxlvt > 3)
  990. apic_write(APIC_ESR, 0);
  991. value = apic_read(APIC_ESR);
  992. if (value != oldvalue)
  993. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  994. "vector: 0x%08x after: 0x%08x\n",
  995. oldvalue, value);
  996. }
  997. /**
  998. * setup_local_APIC - setup the local APIC
  999. */
  1000. void __cpuinit setup_local_APIC(void)
  1001. {
  1002. unsigned int value;
  1003. int i, j;
  1004. if (disable_apic) {
  1005. arch_disable_smp_support();
  1006. return;
  1007. }
  1008. #ifdef CONFIG_X86_32
  1009. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  1010. if (lapic_is_integrated() && apic->disable_esr) {
  1011. apic_write(APIC_ESR, 0);
  1012. apic_write(APIC_ESR, 0);
  1013. apic_write(APIC_ESR, 0);
  1014. apic_write(APIC_ESR, 0);
  1015. }
  1016. #endif
  1017. perf_counters_lapic_init();
  1018. preempt_disable();
  1019. /*
  1020. * Double-check whether this APIC is really registered.
  1021. * This is meaningless in clustered apic mode, so we skip it.
  1022. */
  1023. if (!apic->apic_id_registered())
  1024. BUG();
  1025. /*
  1026. * Intel recommends to set DFR, LDR and TPR before enabling
  1027. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1028. * document number 292116). So here it goes...
  1029. */
  1030. apic->init_apic_ldr();
  1031. /*
  1032. * Set Task Priority to 'accept all'. We never change this
  1033. * later on.
  1034. */
  1035. value = apic_read(APIC_TASKPRI);
  1036. value &= ~APIC_TPRI_MASK;
  1037. apic_write(APIC_TASKPRI, value);
  1038. /*
  1039. * After a crash, we no longer service the interrupts and a pending
  1040. * interrupt from previous kernel might still have ISR bit set.
  1041. *
  1042. * Most probably by now CPU has serviced that pending interrupt and
  1043. * it might not have done the ack_APIC_irq() because it thought,
  1044. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1045. * does not clear the ISR bit and cpu thinks it has already serivced
  1046. * the interrupt. Hence a vector might get locked. It was noticed
  1047. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1048. */
  1049. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1050. value = apic_read(APIC_ISR + i*0x10);
  1051. for (j = 31; j >= 0; j--) {
  1052. if (value & (1<<j))
  1053. ack_APIC_irq();
  1054. }
  1055. }
  1056. /*
  1057. * Now that we are all set up, enable the APIC
  1058. */
  1059. value = apic_read(APIC_SPIV);
  1060. value &= ~APIC_VECTOR_MASK;
  1061. /*
  1062. * Enable APIC
  1063. */
  1064. value |= APIC_SPIV_APIC_ENABLED;
  1065. #ifdef CONFIG_X86_32
  1066. /*
  1067. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1068. * certain networking cards. If high frequency interrupts are
  1069. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1070. * entry is masked/unmasked at a high rate as well then sooner or
  1071. * later IOAPIC line gets 'stuck', no more interrupts are received
  1072. * from the device. If focus CPU is disabled then the hang goes
  1073. * away, oh well :-(
  1074. *
  1075. * [ This bug can be reproduced easily with a level-triggered
  1076. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1077. * BX chipset. ]
  1078. */
  1079. /*
  1080. * Actually disabling the focus CPU check just makes the hang less
  1081. * frequent as it makes the interrupt distributon model be more
  1082. * like LRU than MRU (the short-term load is more even across CPUs).
  1083. * See also the comment in end_level_ioapic_irq(). --macro
  1084. */
  1085. /*
  1086. * - enable focus processor (bit==0)
  1087. * - 64bit mode always use processor focus
  1088. * so no need to set it
  1089. */
  1090. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1091. #endif
  1092. /*
  1093. * Set spurious IRQ vector
  1094. */
  1095. value |= SPURIOUS_APIC_VECTOR;
  1096. apic_write(APIC_SPIV, value);
  1097. /*
  1098. * Set up LVT0, LVT1:
  1099. *
  1100. * set up through-local-APIC on the BP's LINT0. This is not
  1101. * strictly necessary in pure symmetric-IO mode, but sometimes
  1102. * we delegate interrupts to the 8259A.
  1103. */
  1104. /*
  1105. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1106. */
  1107. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1108. if (!smp_processor_id() && (pic_mode || !value)) {
  1109. value = APIC_DM_EXTINT;
  1110. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  1111. smp_processor_id());
  1112. } else {
  1113. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1114. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  1115. smp_processor_id());
  1116. }
  1117. apic_write(APIC_LVT0, value);
  1118. /*
  1119. * only the BP should see the LINT1 NMI signal, obviously.
  1120. */
  1121. if (!smp_processor_id())
  1122. value = APIC_DM_NMI;
  1123. else
  1124. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1125. if (!lapic_is_integrated()) /* 82489DX */
  1126. value |= APIC_LVT_LEVEL_TRIGGER;
  1127. apic_write(APIC_LVT1, value);
  1128. preempt_enable();
  1129. #ifdef CONFIG_X86_MCE_INTEL
  1130. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1131. if (smp_processor_id() == 0)
  1132. cmci_recheck();
  1133. #endif
  1134. }
  1135. void __cpuinit end_local_APIC_setup(void)
  1136. {
  1137. lapic_setup_esr();
  1138. #ifdef CONFIG_X86_32
  1139. {
  1140. unsigned int value;
  1141. /* Disable the local apic timer */
  1142. value = apic_read(APIC_LVTT);
  1143. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1144. apic_write(APIC_LVTT, value);
  1145. }
  1146. #endif
  1147. setup_apic_nmi_watchdog(NULL);
  1148. apic_pm_activate();
  1149. }
  1150. #ifdef CONFIG_X86_X2APIC
  1151. void check_x2apic(void)
  1152. {
  1153. if (x2apic_enabled()) {
  1154. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1155. x2apic_preenabled = x2apic_mode = 1;
  1156. }
  1157. }
  1158. void enable_x2apic(void)
  1159. {
  1160. int msr, msr2;
  1161. if (!x2apic_mode)
  1162. return;
  1163. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1164. if (!(msr & X2APIC_ENABLE)) {
  1165. pr_info("Enabling x2apic\n");
  1166. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  1167. }
  1168. }
  1169. #endif /* CONFIG_X86_X2APIC */
  1170. void __init enable_IR_x2apic(void)
  1171. {
  1172. #ifdef CONFIG_INTR_REMAP
  1173. int ret;
  1174. unsigned long flags;
  1175. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1176. ret = dmar_table_init();
  1177. if (ret) {
  1178. pr_debug("dmar_table_init() failed with %d:\n", ret);
  1179. goto ir_failed;
  1180. }
  1181. if (!intr_remapping_supported()) {
  1182. pr_debug("intr-remapping not supported\n");
  1183. goto ir_failed;
  1184. }
  1185. if (!x2apic_preenabled && skip_ioapic_setup) {
  1186. pr_info("Skipped enabling intr-remap because of skipping "
  1187. "io-apic setup\n");
  1188. return;
  1189. }
  1190. ioapic_entries = alloc_ioapic_entries();
  1191. if (!ioapic_entries) {
  1192. pr_info("Allocate ioapic_entries failed: %d\n", ret);
  1193. goto end;
  1194. }
  1195. ret = save_IO_APIC_setup(ioapic_entries);
  1196. if (ret) {
  1197. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1198. goto end;
  1199. }
  1200. local_irq_save(flags);
  1201. mask_IO_APIC_setup(ioapic_entries);
  1202. mask_8259A();
  1203. ret = enable_intr_remapping(x2apic_supported());
  1204. if (ret)
  1205. goto end_restore;
  1206. pr_info("Enabled Interrupt-remapping\n");
  1207. if (x2apic_supported() && !x2apic_mode) {
  1208. x2apic_mode = 1;
  1209. enable_x2apic();
  1210. pr_info("Enabled x2apic\n");
  1211. }
  1212. end_restore:
  1213. if (ret)
  1214. /*
  1215. * IR enabling failed
  1216. */
  1217. restore_IO_APIC_setup(ioapic_entries);
  1218. unmask_8259A();
  1219. local_irq_restore(flags);
  1220. end:
  1221. if (ioapic_entries)
  1222. free_ioapic_entries(ioapic_entries);
  1223. if (!ret)
  1224. return;
  1225. ir_failed:
  1226. if (x2apic_preenabled)
  1227. panic("x2apic enabled by bios. But IR enabling failed");
  1228. else if (cpu_has_x2apic)
  1229. pr_info("Not enabling x2apic,Intr-remapping\n");
  1230. #else
  1231. if (!cpu_has_x2apic)
  1232. return;
  1233. if (x2apic_preenabled)
  1234. panic("x2apic enabled prior OS handover,"
  1235. " enable CONFIG_X86_X2APIC, CONFIG_INTR_REMAP");
  1236. #endif
  1237. return;
  1238. }
  1239. #ifdef CONFIG_X86_64
  1240. /*
  1241. * Detect and enable local APICs on non-SMP boards.
  1242. * Original code written by Keir Fraser.
  1243. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1244. * not correctly set up (usually the APIC timer won't work etc.)
  1245. */
  1246. static int __init detect_init_APIC(void)
  1247. {
  1248. if (!cpu_has_apic) {
  1249. pr_info("No local APIC present\n");
  1250. return -1;
  1251. }
  1252. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1253. return 0;
  1254. }
  1255. #else
  1256. /*
  1257. * Detect and initialize APIC
  1258. */
  1259. static int __init detect_init_APIC(void)
  1260. {
  1261. u32 h, l, features;
  1262. /* Disabled by kernel option? */
  1263. if (disable_apic)
  1264. return -1;
  1265. switch (boot_cpu_data.x86_vendor) {
  1266. case X86_VENDOR_AMD:
  1267. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1268. (boot_cpu_data.x86 >= 15))
  1269. break;
  1270. goto no_apic;
  1271. case X86_VENDOR_INTEL:
  1272. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1273. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1274. break;
  1275. goto no_apic;
  1276. default:
  1277. goto no_apic;
  1278. }
  1279. if (!cpu_has_apic) {
  1280. /*
  1281. * Over-ride BIOS and try to enable the local APIC only if
  1282. * "lapic" specified.
  1283. */
  1284. if (!force_enable_local_apic) {
  1285. pr_info("Local APIC disabled by BIOS -- "
  1286. "you can enable it with \"lapic\"\n");
  1287. return -1;
  1288. }
  1289. /*
  1290. * Some BIOSes disable the local APIC in the APIC_BASE
  1291. * MSR. This can only be done in software for Intel P6 or later
  1292. * and AMD K7 (Model > 1) or later.
  1293. */
  1294. rdmsr(MSR_IA32_APICBASE, l, h);
  1295. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1296. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1297. l &= ~MSR_IA32_APICBASE_BASE;
  1298. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1299. wrmsr(MSR_IA32_APICBASE, l, h);
  1300. enabled_via_apicbase = 1;
  1301. }
  1302. }
  1303. /*
  1304. * The APIC feature bit should now be enabled
  1305. * in `cpuid'
  1306. */
  1307. features = cpuid_edx(1);
  1308. if (!(features & (1 << X86_FEATURE_APIC))) {
  1309. pr_warning("Could not enable APIC!\n");
  1310. return -1;
  1311. }
  1312. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1313. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1314. /* The BIOS may have set up the APIC at some other address */
  1315. rdmsr(MSR_IA32_APICBASE, l, h);
  1316. if (l & MSR_IA32_APICBASE_ENABLE)
  1317. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1318. pr_info("Found and enabled local APIC!\n");
  1319. apic_pm_activate();
  1320. return 0;
  1321. no_apic:
  1322. pr_info("No local APIC present or hardware disabled\n");
  1323. return -1;
  1324. }
  1325. #endif
  1326. #ifdef CONFIG_X86_64
  1327. void __init early_init_lapic_mapping(void)
  1328. {
  1329. unsigned long phys_addr;
  1330. /*
  1331. * If no local APIC can be found then go out
  1332. * : it means there is no mpatable and MADT
  1333. */
  1334. if (!smp_found_config)
  1335. return;
  1336. phys_addr = mp_lapic_addr;
  1337. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  1338. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1339. APIC_BASE, phys_addr);
  1340. /*
  1341. * Fetch the APIC ID of the BSP in case we have a
  1342. * default configuration (or the MP table is broken).
  1343. */
  1344. boot_cpu_physical_apicid = read_apic_id();
  1345. }
  1346. #endif
  1347. /**
  1348. * init_apic_mappings - initialize APIC mappings
  1349. */
  1350. void __init init_apic_mappings(void)
  1351. {
  1352. unsigned int new_apicid;
  1353. if (x2apic_mode) {
  1354. boot_cpu_physical_apicid = read_apic_id();
  1355. return;
  1356. }
  1357. /* If no local APIC can be found return early */
  1358. if (!smp_found_config && detect_init_APIC()) {
  1359. /* lets NOP'ify apic operations */
  1360. pr_info("APIC: disable apic facility\n");
  1361. apic_disable();
  1362. } else {
  1363. apic_phys = mp_lapic_addr;
  1364. /*
  1365. * acpi lapic path already maps that address in
  1366. * acpi_register_lapic_address()
  1367. */
  1368. if (!acpi_lapic)
  1369. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1370. apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
  1371. APIC_BASE, apic_phys);
  1372. }
  1373. /*
  1374. * Fetch the APIC ID of the BSP in case we have a
  1375. * default configuration (or the MP table is broken).
  1376. */
  1377. new_apicid = read_apic_id();
  1378. if (boot_cpu_physical_apicid != new_apicid) {
  1379. boot_cpu_physical_apicid = new_apicid;
  1380. /*
  1381. * yeah -- we lie about apic_version
  1382. * in case if apic was disabled via boot option
  1383. * but it's not a problem for SMP compiled kernel
  1384. * since smp_sanity_check is prepared for such a case
  1385. * and disable smp mode
  1386. */
  1387. apic_version[new_apicid] =
  1388. GET_APIC_VERSION(apic_read(APIC_LVR));
  1389. }
  1390. }
  1391. /*
  1392. * This initializes the IO-APIC and APIC hardware if this is
  1393. * a UP kernel.
  1394. */
  1395. int apic_version[MAX_APICS];
  1396. int __init APIC_init_uniprocessor(void)
  1397. {
  1398. if (disable_apic) {
  1399. pr_info("Apic disabled\n");
  1400. return -1;
  1401. }
  1402. #ifdef CONFIG_X86_64
  1403. if (!cpu_has_apic) {
  1404. disable_apic = 1;
  1405. pr_info("Apic disabled by BIOS\n");
  1406. return -1;
  1407. }
  1408. #else
  1409. if (!smp_found_config && !cpu_has_apic)
  1410. return -1;
  1411. /*
  1412. * Complain if the BIOS pretends there is one.
  1413. */
  1414. if (!cpu_has_apic &&
  1415. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1416. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1417. boot_cpu_physical_apicid);
  1418. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1419. return -1;
  1420. }
  1421. #endif
  1422. enable_IR_x2apic();
  1423. #ifdef CONFIG_X86_64
  1424. default_setup_apic_routing();
  1425. #endif
  1426. verify_local_APIC();
  1427. connect_bsp_APIC();
  1428. #ifdef CONFIG_X86_64
  1429. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1430. #else
  1431. /*
  1432. * Hack: In case of kdump, after a crash, kernel might be booting
  1433. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1434. * might be zero if read from MP tables. Get it from LAPIC.
  1435. */
  1436. # ifdef CONFIG_CRASH_DUMP
  1437. boot_cpu_physical_apicid = read_apic_id();
  1438. # endif
  1439. #endif
  1440. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1441. setup_local_APIC();
  1442. #ifdef CONFIG_X86_IO_APIC
  1443. /*
  1444. * Now enable IO-APICs, actually call clear_IO_APIC
  1445. * We need clear_IO_APIC before enabling error vector
  1446. */
  1447. if (!skip_ioapic_setup && nr_ioapics)
  1448. enable_IO_APIC();
  1449. #endif
  1450. end_local_APIC_setup();
  1451. #ifdef CONFIG_X86_IO_APIC
  1452. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1453. setup_IO_APIC();
  1454. else {
  1455. nr_ioapics = 0;
  1456. localise_nmi_watchdog();
  1457. }
  1458. #else
  1459. localise_nmi_watchdog();
  1460. #endif
  1461. setup_boot_clock();
  1462. #ifdef CONFIG_X86_64
  1463. check_nmi_watchdog();
  1464. #endif
  1465. return 0;
  1466. }
  1467. /*
  1468. * Local APIC interrupts
  1469. */
  1470. /*
  1471. * This interrupt should _never_ happen with our APIC/SMP architecture
  1472. */
  1473. void smp_spurious_interrupt(struct pt_regs *regs)
  1474. {
  1475. u32 v;
  1476. exit_idle();
  1477. irq_enter();
  1478. /*
  1479. * Check if this really is a spurious interrupt and ACK it
  1480. * if it is a vectored one. Just in case...
  1481. * Spurious interrupts should not be ACKed.
  1482. */
  1483. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1484. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1485. ack_APIC_irq();
  1486. inc_irq_stat(irq_spurious_count);
  1487. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1488. pr_info("spurious APIC interrupt on CPU#%d, "
  1489. "should never happen.\n", smp_processor_id());
  1490. irq_exit();
  1491. }
  1492. /*
  1493. * This interrupt should never happen with our APIC/SMP architecture
  1494. */
  1495. void smp_error_interrupt(struct pt_regs *regs)
  1496. {
  1497. u32 v, v1;
  1498. exit_idle();
  1499. irq_enter();
  1500. /* First tickle the hardware, only then report what went on. -- REW */
  1501. v = apic_read(APIC_ESR);
  1502. apic_write(APIC_ESR, 0);
  1503. v1 = apic_read(APIC_ESR);
  1504. ack_APIC_irq();
  1505. atomic_inc(&irq_err_count);
  1506. /*
  1507. * Here is what the APIC error bits mean:
  1508. * 0: Send CS error
  1509. * 1: Receive CS error
  1510. * 2: Send accept error
  1511. * 3: Receive accept error
  1512. * 4: Reserved
  1513. * 5: Send illegal vector
  1514. * 6: Received illegal vector
  1515. * 7: Illegal register address
  1516. */
  1517. pr_debug("APIC error on CPU%d: %02x(%02x)\n",
  1518. smp_processor_id(), v , v1);
  1519. irq_exit();
  1520. }
  1521. /**
  1522. * connect_bsp_APIC - attach the APIC to the interrupt system
  1523. */
  1524. void __init connect_bsp_APIC(void)
  1525. {
  1526. #ifdef CONFIG_X86_32
  1527. if (pic_mode) {
  1528. /*
  1529. * Do not trust the local APIC being empty at bootup.
  1530. */
  1531. clear_local_APIC();
  1532. /*
  1533. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1534. * local APIC to INT and NMI lines.
  1535. */
  1536. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1537. "enabling APIC mode.\n");
  1538. imcr_pic_to_apic();
  1539. }
  1540. #endif
  1541. if (apic->enable_apic_mode)
  1542. apic->enable_apic_mode();
  1543. }
  1544. /**
  1545. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1546. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1547. *
  1548. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1549. * APIC is disabled.
  1550. */
  1551. void disconnect_bsp_APIC(int virt_wire_setup)
  1552. {
  1553. unsigned int value;
  1554. #ifdef CONFIG_X86_32
  1555. if (pic_mode) {
  1556. /*
  1557. * Put the board back into PIC mode (has an effect only on
  1558. * certain older boards). Note that APIC interrupts, including
  1559. * IPIs, won't work beyond this point! The only exception are
  1560. * INIT IPIs.
  1561. */
  1562. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1563. "entering PIC mode.\n");
  1564. imcr_apic_to_pic();
  1565. return;
  1566. }
  1567. #endif
  1568. /* Go back to Virtual Wire compatibility mode */
  1569. /* For the spurious interrupt use vector F, and enable it */
  1570. value = apic_read(APIC_SPIV);
  1571. value &= ~APIC_VECTOR_MASK;
  1572. value |= APIC_SPIV_APIC_ENABLED;
  1573. value |= 0xf;
  1574. apic_write(APIC_SPIV, value);
  1575. if (!virt_wire_setup) {
  1576. /*
  1577. * For LVT0 make it edge triggered, active high,
  1578. * external and enabled
  1579. */
  1580. value = apic_read(APIC_LVT0);
  1581. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1582. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1583. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1584. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1585. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1586. apic_write(APIC_LVT0, value);
  1587. } else {
  1588. /* Disable LVT0 */
  1589. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1590. }
  1591. /*
  1592. * For LVT1 make it edge triggered, active high,
  1593. * nmi and enabled
  1594. */
  1595. value = apic_read(APIC_LVT1);
  1596. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1597. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1598. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1599. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1600. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1601. apic_write(APIC_LVT1, value);
  1602. }
  1603. void __cpuinit generic_processor_info(int apicid, int version)
  1604. {
  1605. int cpu;
  1606. /*
  1607. * Validate version
  1608. */
  1609. if (version == 0x0) {
  1610. pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
  1611. "fixing up to 0x10. (tell your hw vendor)\n",
  1612. version);
  1613. version = 0x10;
  1614. }
  1615. apic_version[apicid] = version;
  1616. if (num_processors >= nr_cpu_ids) {
  1617. int max = nr_cpu_ids;
  1618. int thiscpu = max + disabled_cpus;
  1619. pr_warning(
  1620. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1621. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1622. disabled_cpus++;
  1623. return;
  1624. }
  1625. num_processors++;
  1626. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1627. if (version != apic_version[boot_cpu_physical_apicid])
  1628. WARN_ONCE(1,
  1629. "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
  1630. apic_version[boot_cpu_physical_apicid], cpu, version);
  1631. physid_set(apicid, phys_cpu_present_map);
  1632. if (apicid == boot_cpu_physical_apicid) {
  1633. /*
  1634. * x86_bios_cpu_apicid is required to have processors listed
  1635. * in same order as logical cpu numbers. Hence the first
  1636. * entry is BSP, and so on.
  1637. */
  1638. cpu = 0;
  1639. }
  1640. if (apicid > max_physical_apicid)
  1641. max_physical_apicid = apicid;
  1642. #ifdef CONFIG_X86_32
  1643. /*
  1644. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1645. * but we need to work other dependencies like SMP_SUSPEND etc
  1646. * before this can be done without some confusion.
  1647. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1648. * - Ashok Raj <ashok.raj@intel.com>
  1649. */
  1650. if (max_physical_apicid >= 8) {
  1651. switch (boot_cpu_data.x86_vendor) {
  1652. case X86_VENDOR_INTEL:
  1653. if (!APIC_XAPIC(version)) {
  1654. def_to_bigsmp = 0;
  1655. break;
  1656. }
  1657. /* If P4 and above fall through */
  1658. case X86_VENDOR_AMD:
  1659. def_to_bigsmp = 1;
  1660. }
  1661. }
  1662. #endif
  1663. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1664. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1665. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1666. #endif
  1667. set_cpu_possible(cpu, true);
  1668. set_cpu_present(cpu, true);
  1669. }
  1670. int hard_smp_processor_id(void)
  1671. {
  1672. return read_apic_id();
  1673. }
  1674. void default_init_apic_ldr(void)
  1675. {
  1676. unsigned long val;
  1677. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1678. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1679. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1680. apic_write(APIC_LDR, val);
  1681. }
  1682. #ifdef CONFIG_X86_32
  1683. int default_apicid_to_node(int logical_apicid)
  1684. {
  1685. #ifdef CONFIG_SMP
  1686. return apicid_2_node[hard_smp_processor_id()];
  1687. #else
  1688. return 0;
  1689. #endif
  1690. }
  1691. #endif
  1692. /*
  1693. * Power management
  1694. */
  1695. #ifdef CONFIG_PM
  1696. static struct {
  1697. /*
  1698. * 'active' is true if the local APIC was enabled by us and
  1699. * not the BIOS; this signifies that we are also responsible
  1700. * for disabling it before entering apm/acpi suspend
  1701. */
  1702. int active;
  1703. /* r/w apic fields */
  1704. unsigned int apic_id;
  1705. unsigned int apic_taskpri;
  1706. unsigned int apic_ldr;
  1707. unsigned int apic_dfr;
  1708. unsigned int apic_spiv;
  1709. unsigned int apic_lvtt;
  1710. unsigned int apic_lvtpc;
  1711. unsigned int apic_lvt0;
  1712. unsigned int apic_lvt1;
  1713. unsigned int apic_lvterr;
  1714. unsigned int apic_tmict;
  1715. unsigned int apic_tdcr;
  1716. unsigned int apic_thmr;
  1717. } apic_pm_state;
  1718. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1719. {
  1720. unsigned long flags;
  1721. int maxlvt;
  1722. if (!apic_pm_state.active)
  1723. return 0;
  1724. maxlvt = lapic_get_maxlvt();
  1725. apic_pm_state.apic_id = apic_read(APIC_ID);
  1726. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1727. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1728. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1729. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1730. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1731. if (maxlvt >= 4)
  1732. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1733. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1734. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1735. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1736. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1737. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1738. #ifdef CONFIG_X86_THERMAL_VECTOR
  1739. if (maxlvt >= 5)
  1740. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1741. #endif
  1742. local_irq_save(flags);
  1743. disable_local_APIC();
  1744. if (intr_remapping_enabled)
  1745. disable_intr_remapping();
  1746. local_irq_restore(flags);
  1747. return 0;
  1748. }
  1749. static int lapic_resume(struct sys_device *dev)
  1750. {
  1751. unsigned int l, h;
  1752. unsigned long flags;
  1753. int maxlvt;
  1754. int ret = 0;
  1755. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1756. if (!apic_pm_state.active)
  1757. return 0;
  1758. local_irq_save(flags);
  1759. if (intr_remapping_enabled) {
  1760. ioapic_entries = alloc_ioapic_entries();
  1761. if (!ioapic_entries) {
  1762. WARN(1, "Alloc ioapic_entries in lapic resume failed.");
  1763. ret = -ENOMEM;
  1764. goto restore;
  1765. }
  1766. ret = save_IO_APIC_setup(ioapic_entries);
  1767. if (ret) {
  1768. WARN(1, "Saving IO-APIC state failed: %d\n", ret);
  1769. free_ioapic_entries(ioapic_entries);
  1770. goto restore;
  1771. }
  1772. mask_IO_APIC_setup(ioapic_entries);
  1773. mask_8259A();
  1774. }
  1775. if (x2apic_mode)
  1776. enable_x2apic();
  1777. else {
  1778. /*
  1779. * Make sure the APICBASE points to the right address
  1780. *
  1781. * FIXME! This will be wrong if we ever support suspend on
  1782. * SMP! We'll need to do this as part of the CPU restore!
  1783. */
  1784. rdmsr(MSR_IA32_APICBASE, l, h);
  1785. l &= ~MSR_IA32_APICBASE_BASE;
  1786. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1787. wrmsr(MSR_IA32_APICBASE, l, h);
  1788. }
  1789. maxlvt = lapic_get_maxlvt();
  1790. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1791. apic_write(APIC_ID, apic_pm_state.apic_id);
  1792. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1793. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1794. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1795. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1796. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1797. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1798. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1799. if (maxlvt >= 5)
  1800. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1801. #endif
  1802. if (maxlvt >= 4)
  1803. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1804. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1805. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1806. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1807. apic_write(APIC_ESR, 0);
  1808. apic_read(APIC_ESR);
  1809. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1810. apic_write(APIC_ESR, 0);
  1811. apic_read(APIC_ESR);
  1812. if (intr_remapping_enabled) {
  1813. reenable_intr_remapping(x2apic_mode);
  1814. unmask_8259A();
  1815. restore_IO_APIC_setup(ioapic_entries);
  1816. free_ioapic_entries(ioapic_entries);
  1817. }
  1818. restore:
  1819. local_irq_restore(flags);
  1820. return ret;
  1821. }
  1822. /*
  1823. * This device has no shutdown method - fully functioning local APICs
  1824. * are needed on every CPU up until machine_halt/restart/poweroff.
  1825. */
  1826. static struct sysdev_class lapic_sysclass = {
  1827. .name = "lapic",
  1828. .resume = lapic_resume,
  1829. .suspend = lapic_suspend,
  1830. };
  1831. static struct sys_device device_lapic = {
  1832. .id = 0,
  1833. .cls = &lapic_sysclass,
  1834. };
  1835. static void __cpuinit apic_pm_activate(void)
  1836. {
  1837. apic_pm_state.active = 1;
  1838. }
  1839. static int __init init_lapic_sysfs(void)
  1840. {
  1841. int error;
  1842. if (!cpu_has_apic)
  1843. return 0;
  1844. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1845. error = sysdev_class_register(&lapic_sysclass);
  1846. if (!error)
  1847. error = sysdev_register(&device_lapic);
  1848. return error;
  1849. }
  1850. /* local apic needs to resume before other devices access its registers. */
  1851. core_initcall(init_lapic_sysfs);
  1852. #else /* CONFIG_PM */
  1853. static void apic_pm_activate(void) { }
  1854. #endif /* CONFIG_PM */
  1855. #ifdef CONFIG_X86_64
  1856. static int __cpuinit apic_cluster_num(void)
  1857. {
  1858. int i, clusters, zeros;
  1859. unsigned id;
  1860. u16 *bios_cpu_apicid;
  1861. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1862. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1863. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1864. for (i = 0; i < nr_cpu_ids; i++) {
  1865. /* are we being called early in kernel startup? */
  1866. if (bios_cpu_apicid) {
  1867. id = bios_cpu_apicid[i];
  1868. } else if (i < nr_cpu_ids) {
  1869. if (cpu_present(i))
  1870. id = per_cpu(x86_bios_cpu_apicid, i);
  1871. else
  1872. continue;
  1873. } else
  1874. break;
  1875. if (id != BAD_APICID)
  1876. __set_bit(APIC_CLUSTERID(id), clustermap);
  1877. }
  1878. /* Problem: Partially populated chassis may not have CPUs in some of
  1879. * the APIC clusters they have been allocated. Only present CPUs have
  1880. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1881. * Since clusters are allocated sequentially, count zeros only if
  1882. * they are bounded by ones.
  1883. */
  1884. clusters = 0;
  1885. zeros = 0;
  1886. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1887. if (test_bit(i, clustermap)) {
  1888. clusters += 1 + zeros;
  1889. zeros = 0;
  1890. } else
  1891. ++zeros;
  1892. }
  1893. return clusters;
  1894. }
  1895. static int __cpuinitdata multi_checked;
  1896. static int __cpuinitdata multi;
  1897. static int __cpuinit set_multi(const struct dmi_system_id *d)
  1898. {
  1899. if (multi)
  1900. return 0;
  1901. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  1902. multi = 1;
  1903. return 0;
  1904. }
  1905. static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
  1906. {
  1907. .callback = set_multi,
  1908. .ident = "IBM System Summit2",
  1909. .matches = {
  1910. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  1911. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  1912. },
  1913. },
  1914. {}
  1915. };
  1916. static void __cpuinit dmi_check_multi(void)
  1917. {
  1918. if (multi_checked)
  1919. return;
  1920. dmi_check_system(multi_dmi_table);
  1921. multi_checked = 1;
  1922. }
  1923. /*
  1924. * apic_is_clustered_box() -- Check if we can expect good TSC
  1925. *
  1926. * Thus far, the major user of this is IBM's Summit2 series:
  1927. * Clustered boxes may have unsynced TSC problems if they are
  1928. * multi-chassis.
  1929. * Use DMI to check them
  1930. */
  1931. __cpuinit int apic_is_clustered_box(void)
  1932. {
  1933. dmi_check_multi();
  1934. if (multi)
  1935. return 1;
  1936. if (!is_vsmp_box())
  1937. return 0;
  1938. /*
  1939. * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1940. * not guaranteed to be synced between boards
  1941. */
  1942. if (apic_cluster_num() > 1)
  1943. return 1;
  1944. return 0;
  1945. }
  1946. #endif
  1947. /*
  1948. * APIC command line parameters
  1949. */
  1950. static int __init setup_disableapic(char *arg)
  1951. {
  1952. disable_apic = 1;
  1953. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1954. return 0;
  1955. }
  1956. early_param("disableapic", setup_disableapic);
  1957. /* same as disableapic, for compatibility */
  1958. static int __init setup_nolapic(char *arg)
  1959. {
  1960. return setup_disableapic(arg);
  1961. }
  1962. early_param("nolapic", setup_nolapic);
  1963. static int __init parse_lapic_timer_c2_ok(char *arg)
  1964. {
  1965. local_apic_timer_c2_ok = 1;
  1966. return 0;
  1967. }
  1968. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1969. static int __init parse_disable_apic_timer(char *arg)
  1970. {
  1971. disable_apic_timer = 1;
  1972. return 0;
  1973. }
  1974. early_param("noapictimer", parse_disable_apic_timer);
  1975. static int __init parse_nolapic_timer(char *arg)
  1976. {
  1977. disable_apic_timer = 1;
  1978. return 0;
  1979. }
  1980. early_param("nolapic_timer", parse_nolapic_timer);
  1981. static int __init apic_set_verbosity(char *arg)
  1982. {
  1983. if (!arg) {
  1984. #ifdef CONFIG_X86_64
  1985. skip_ioapic_setup = 0;
  1986. return 0;
  1987. #endif
  1988. return -EINVAL;
  1989. }
  1990. if (strcmp("debug", arg) == 0)
  1991. apic_verbosity = APIC_DEBUG;
  1992. else if (strcmp("verbose", arg) == 0)
  1993. apic_verbosity = APIC_VERBOSE;
  1994. else {
  1995. pr_warning("APIC Verbosity level %s not recognised"
  1996. " use apic=verbose or apic=debug\n", arg);
  1997. return -EINVAL;
  1998. }
  1999. return 0;
  2000. }
  2001. early_param("apic", apic_set_verbosity);
  2002. static int __init lapic_insert_resource(void)
  2003. {
  2004. if (!apic_phys)
  2005. return -1;
  2006. /* Put local APIC into the resource map. */
  2007. lapic_resource.start = apic_phys;
  2008. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  2009. insert_resource(&iomem_resource, &lapic_resource);
  2010. return 0;
  2011. }
  2012. /*
  2013. * need call insert after e820_reserve_resources()
  2014. * that is using request_resource
  2015. */
  2016. late_initcall(lapic_insert_resource);