amd_iommu_init.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/msi.h>
  26. #include <asm/pci-direct.h>
  27. #include <asm/amd_iommu_types.h>
  28. #include <asm/amd_iommu.h>
  29. #include <asm/iommu.h>
  30. #include <asm/gart.h>
  31. /*
  32. * definitions for the ACPI scanning code
  33. */
  34. #define IVRS_HEADER_LENGTH 48
  35. #define ACPI_IVHD_TYPE 0x10
  36. #define ACPI_IVMD_TYPE_ALL 0x20
  37. #define ACPI_IVMD_TYPE 0x21
  38. #define ACPI_IVMD_TYPE_RANGE 0x22
  39. #define IVHD_DEV_ALL 0x01
  40. #define IVHD_DEV_SELECT 0x02
  41. #define IVHD_DEV_SELECT_RANGE_START 0x03
  42. #define IVHD_DEV_RANGE_END 0x04
  43. #define IVHD_DEV_ALIAS 0x42
  44. #define IVHD_DEV_ALIAS_RANGE 0x43
  45. #define IVHD_DEV_EXT_SELECT 0x46
  46. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  47. #define IVHD_FLAG_HT_TUN_EN_MASK 0x01
  48. #define IVHD_FLAG_PASSPW_EN_MASK 0x02
  49. #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
  50. #define IVHD_FLAG_ISOC_EN_MASK 0x08
  51. #define IVMD_FLAG_EXCL_RANGE 0x08
  52. #define IVMD_FLAG_UNITY_MAP 0x01
  53. #define ACPI_DEVFLAG_INITPASS 0x01
  54. #define ACPI_DEVFLAG_EXTINT 0x02
  55. #define ACPI_DEVFLAG_NMI 0x04
  56. #define ACPI_DEVFLAG_SYSMGT1 0x10
  57. #define ACPI_DEVFLAG_SYSMGT2 0x20
  58. #define ACPI_DEVFLAG_LINT0 0x40
  59. #define ACPI_DEVFLAG_LINT1 0x80
  60. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  61. /*
  62. * ACPI table definitions
  63. *
  64. * These data structures are laid over the table to parse the important values
  65. * out of it.
  66. */
  67. /*
  68. * structure describing one IOMMU in the ACPI table. Typically followed by one
  69. * or more ivhd_entrys.
  70. */
  71. struct ivhd_header {
  72. u8 type;
  73. u8 flags;
  74. u16 length;
  75. u16 devid;
  76. u16 cap_ptr;
  77. u64 mmio_phys;
  78. u16 pci_seg;
  79. u16 info;
  80. u32 reserved;
  81. } __attribute__((packed));
  82. /*
  83. * A device entry describing which devices a specific IOMMU translates and
  84. * which requestor ids they use.
  85. */
  86. struct ivhd_entry {
  87. u8 type;
  88. u16 devid;
  89. u8 flags;
  90. u32 ext;
  91. } __attribute__((packed));
  92. /*
  93. * An AMD IOMMU memory definition structure. It defines things like exclusion
  94. * ranges for devices and regions that should be unity mapped.
  95. */
  96. struct ivmd_header {
  97. u8 type;
  98. u8 flags;
  99. u16 length;
  100. u16 devid;
  101. u16 aux;
  102. u64 resv;
  103. u64 range_start;
  104. u64 range_length;
  105. } __attribute__((packed));
  106. bool amd_iommu_dump;
  107. static int __initdata amd_iommu_detected;
  108. u16 amd_iommu_last_bdf; /* largest PCI device id we have
  109. to handle */
  110. LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
  111. we find in ACPI */
  112. #ifdef CONFIG_IOMMU_STRESS
  113. bool amd_iommu_isolate = false;
  114. #else
  115. bool amd_iommu_isolate = true; /* if true, device isolation is
  116. enabled */
  117. #endif
  118. bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
  119. LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
  120. system */
  121. /*
  122. * Pointer to the device table which is shared by all AMD IOMMUs
  123. * it is indexed by the PCI device id or the HT unit id and contains
  124. * information about the domain the device belongs to as well as the
  125. * page table root pointer.
  126. */
  127. struct dev_table_entry *amd_iommu_dev_table;
  128. /*
  129. * The alias table is a driver specific data structure which contains the
  130. * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
  131. * More than one device can share the same requestor id.
  132. */
  133. u16 *amd_iommu_alias_table;
  134. /*
  135. * The rlookup table is used to find the IOMMU which is responsible
  136. * for a specific device. It is also indexed by the PCI device id.
  137. */
  138. struct amd_iommu **amd_iommu_rlookup_table;
  139. /*
  140. * The pd table (protection domain table) is used to find the protection domain
  141. * data structure a device belongs to. Indexed with the PCI device id too.
  142. */
  143. struct protection_domain **amd_iommu_pd_table;
  144. /*
  145. * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
  146. * to know which ones are already in use.
  147. */
  148. unsigned long *amd_iommu_pd_alloc_bitmap;
  149. static u32 dev_table_size; /* size of the device table */
  150. static u32 alias_table_size; /* size of the alias table */
  151. static u32 rlookup_table_size; /* size if the rlookup table */
  152. static inline void update_last_devid(u16 devid)
  153. {
  154. if (devid > amd_iommu_last_bdf)
  155. amd_iommu_last_bdf = devid;
  156. }
  157. static inline unsigned long tbl_size(int entry_size)
  158. {
  159. unsigned shift = PAGE_SHIFT +
  160. get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
  161. return 1UL << shift;
  162. }
  163. /****************************************************************************
  164. *
  165. * AMD IOMMU MMIO register space handling functions
  166. *
  167. * These functions are used to program the IOMMU device registers in
  168. * MMIO space required for that driver.
  169. *
  170. ****************************************************************************/
  171. /*
  172. * This function set the exclusion range in the IOMMU. DMA accesses to the
  173. * exclusion range are passed through untranslated
  174. */
  175. static void iommu_set_exclusion_range(struct amd_iommu *iommu)
  176. {
  177. u64 start = iommu->exclusion_start & PAGE_MASK;
  178. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  179. u64 entry;
  180. if (!iommu->exclusion_start)
  181. return;
  182. entry = start | MMIO_EXCL_ENABLE_MASK;
  183. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  184. &entry, sizeof(entry));
  185. entry = limit;
  186. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  187. &entry, sizeof(entry));
  188. }
  189. /* Programs the physical address of the device table into the IOMMU hardware */
  190. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  191. {
  192. u64 entry;
  193. BUG_ON(iommu->mmio_base == NULL);
  194. entry = virt_to_phys(amd_iommu_dev_table);
  195. entry |= (dev_table_size >> 12) - 1;
  196. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  197. &entry, sizeof(entry));
  198. }
  199. /* Generic functions to enable/disable certain features of the IOMMU. */
  200. static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  201. {
  202. u32 ctrl;
  203. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  204. ctrl |= (1 << bit);
  205. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  206. }
  207. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  208. {
  209. u32 ctrl;
  210. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  211. ctrl &= ~(1 << bit);
  212. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  213. }
  214. /* Function to enable the hardware */
  215. static void iommu_enable(struct amd_iommu *iommu)
  216. {
  217. printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at %s cap 0x%hx\n",
  218. dev_name(&iommu->dev->dev), iommu->cap_ptr);
  219. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  220. }
  221. static void iommu_disable(struct amd_iommu *iommu)
  222. {
  223. /* Disable command buffer */
  224. iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
  225. /* Disable event logging and event interrupts */
  226. iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
  227. iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
  228. /* Disable IOMMU hardware itself */
  229. iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
  230. }
  231. /*
  232. * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
  233. * the system has one.
  234. */
  235. static u8 * __init iommu_map_mmio_space(u64 address)
  236. {
  237. u8 *ret;
  238. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  239. return NULL;
  240. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  241. if (ret != NULL)
  242. return ret;
  243. release_mem_region(address, MMIO_REGION_LENGTH);
  244. return NULL;
  245. }
  246. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  247. {
  248. if (iommu->mmio_base)
  249. iounmap(iommu->mmio_base);
  250. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  251. }
  252. /****************************************************************************
  253. *
  254. * The functions below belong to the first pass of AMD IOMMU ACPI table
  255. * parsing. In this pass we try to find out the highest device id this
  256. * code has to handle. Upon this information the size of the shared data
  257. * structures is determined later.
  258. *
  259. ****************************************************************************/
  260. /*
  261. * This function calculates the length of a given IVHD entry
  262. */
  263. static inline int ivhd_entry_length(u8 *ivhd)
  264. {
  265. return 0x04 << (*ivhd >> 6);
  266. }
  267. /*
  268. * This function reads the last device id the IOMMU has to handle from the PCI
  269. * capability header for this IOMMU
  270. */
  271. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  272. {
  273. u32 cap;
  274. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  275. update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  276. return 0;
  277. }
  278. /*
  279. * After reading the highest device id from the IOMMU PCI capability header
  280. * this function looks if there is a higher device id defined in the ACPI table
  281. */
  282. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  283. {
  284. u8 *p = (void *)h, *end = (void *)h;
  285. struct ivhd_entry *dev;
  286. p += sizeof(*h);
  287. end += h->length;
  288. find_last_devid_on_pci(PCI_BUS(h->devid),
  289. PCI_SLOT(h->devid),
  290. PCI_FUNC(h->devid),
  291. h->cap_ptr);
  292. while (p < end) {
  293. dev = (struct ivhd_entry *)p;
  294. switch (dev->type) {
  295. case IVHD_DEV_SELECT:
  296. case IVHD_DEV_RANGE_END:
  297. case IVHD_DEV_ALIAS:
  298. case IVHD_DEV_EXT_SELECT:
  299. /* all the above subfield types refer to device ids */
  300. update_last_devid(dev->devid);
  301. break;
  302. default:
  303. break;
  304. }
  305. p += ivhd_entry_length(p);
  306. }
  307. WARN_ON(p != end);
  308. return 0;
  309. }
  310. /*
  311. * Iterate over all IVHD entries in the ACPI table and find the highest device
  312. * id which we need to handle. This is the first of three functions which parse
  313. * the ACPI table. So we check the checksum here.
  314. */
  315. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  316. {
  317. int i;
  318. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  319. struct ivhd_header *h;
  320. /*
  321. * Validate checksum here so we don't need to do it when
  322. * we actually parse the table
  323. */
  324. for (i = 0; i < table->length; ++i)
  325. checksum += p[i];
  326. if (checksum != 0)
  327. /* ACPI table corrupt */
  328. return -ENODEV;
  329. p += IVRS_HEADER_LENGTH;
  330. end += table->length;
  331. while (p < end) {
  332. h = (struct ivhd_header *)p;
  333. switch (h->type) {
  334. case ACPI_IVHD_TYPE:
  335. find_last_devid_from_ivhd(h);
  336. break;
  337. default:
  338. break;
  339. }
  340. p += h->length;
  341. }
  342. WARN_ON(p != end);
  343. return 0;
  344. }
  345. /****************************************************************************
  346. *
  347. * The following functions belong the the code path which parses the ACPI table
  348. * the second time. In this ACPI parsing iteration we allocate IOMMU specific
  349. * data structures, initialize the device/alias/rlookup table and also
  350. * basically initialize the hardware.
  351. *
  352. ****************************************************************************/
  353. /*
  354. * Allocates the command buffer. This buffer is per AMD IOMMU. We can
  355. * write commands to that buffer later and the IOMMU will execute them
  356. * asynchronously
  357. */
  358. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  359. {
  360. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  361. get_order(CMD_BUFFER_SIZE));
  362. if (cmd_buf == NULL)
  363. return NULL;
  364. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  365. return cmd_buf;
  366. }
  367. /*
  368. * This function writes the command buffer address to the hardware and
  369. * enables it.
  370. */
  371. static void iommu_enable_command_buffer(struct amd_iommu *iommu)
  372. {
  373. u64 entry;
  374. BUG_ON(iommu->cmd_buf == NULL);
  375. entry = (u64)virt_to_phys(iommu->cmd_buf);
  376. entry |= MMIO_CMD_SIZE_512;
  377. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  378. &entry, sizeof(entry));
  379. /* set head and tail to zero manually */
  380. writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  381. writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  382. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  383. }
  384. static void __init free_command_buffer(struct amd_iommu *iommu)
  385. {
  386. free_pages((unsigned long)iommu->cmd_buf,
  387. get_order(iommu->cmd_buf_size));
  388. }
  389. /* allocates the memory where the IOMMU will log its events to */
  390. static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
  391. {
  392. iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  393. get_order(EVT_BUFFER_SIZE));
  394. if (iommu->evt_buf == NULL)
  395. return NULL;
  396. iommu->evt_buf_size = EVT_BUFFER_SIZE;
  397. return iommu->evt_buf;
  398. }
  399. static void iommu_enable_event_buffer(struct amd_iommu *iommu)
  400. {
  401. u64 entry;
  402. BUG_ON(iommu->evt_buf == NULL);
  403. entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
  404. memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
  405. &entry, sizeof(entry));
  406. /* set head and tail to zero manually */
  407. writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  408. writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  409. iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
  410. }
  411. static void __init free_event_buffer(struct amd_iommu *iommu)
  412. {
  413. free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
  414. }
  415. /* sets a specific bit in the device table entry. */
  416. static void set_dev_entry_bit(u16 devid, u8 bit)
  417. {
  418. int i = (bit >> 5) & 0x07;
  419. int _bit = bit & 0x1f;
  420. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  421. }
  422. /* Writes the specific IOMMU for a device into the rlookup table */
  423. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  424. {
  425. amd_iommu_rlookup_table[devid] = iommu;
  426. }
  427. /*
  428. * This function takes the device specific flags read from the ACPI
  429. * table and sets up the device table entry with that information
  430. */
  431. static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
  432. u16 devid, u32 flags, u32 ext_flags)
  433. {
  434. if (flags & ACPI_DEVFLAG_INITPASS)
  435. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  436. if (flags & ACPI_DEVFLAG_EXTINT)
  437. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  438. if (flags & ACPI_DEVFLAG_NMI)
  439. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  440. if (flags & ACPI_DEVFLAG_SYSMGT1)
  441. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  442. if (flags & ACPI_DEVFLAG_SYSMGT2)
  443. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  444. if (flags & ACPI_DEVFLAG_LINT0)
  445. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  446. if (flags & ACPI_DEVFLAG_LINT1)
  447. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  448. set_iommu_for_device(iommu, devid);
  449. }
  450. /*
  451. * Reads the device exclusion range from ACPI and initialize IOMMU with
  452. * it
  453. */
  454. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  455. {
  456. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  457. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  458. return;
  459. if (iommu) {
  460. /*
  461. * We only can configure exclusion ranges per IOMMU, not
  462. * per device. But we can enable the exclusion range per
  463. * device. This is done here
  464. */
  465. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  466. iommu->exclusion_start = m->range_start;
  467. iommu->exclusion_length = m->range_length;
  468. }
  469. }
  470. /*
  471. * This function reads some important data from the IOMMU PCI space and
  472. * initializes the driver data structure with it. It reads the hardware
  473. * capabilities and the first/last device entries
  474. */
  475. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  476. {
  477. int cap_ptr = iommu->cap_ptr;
  478. u32 range, misc;
  479. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
  480. &iommu->cap);
  481. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
  482. &range);
  483. pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
  484. &misc);
  485. iommu->first_device = calc_devid(MMIO_GET_BUS(range),
  486. MMIO_GET_FD(range));
  487. iommu->last_device = calc_devid(MMIO_GET_BUS(range),
  488. MMIO_GET_LD(range));
  489. iommu->evt_msi_num = MMIO_MSI_NUM(misc);
  490. }
  491. /*
  492. * Takes a pointer to an AMD IOMMU entry in the ACPI table and
  493. * initializes the hardware and our data structures with it.
  494. */
  495. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  496. struct ivhd_header *h)
  497. {
  498. u8 *p = (u8 *)h;
  499. u8 *end = p, flags = 0;
  500. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  501. u32 ext_flags = 0;
  502. bool alias = false;
  503. struct ivhd_entry *e;
  504. /*
  505. * First set the recommended feature enable bits from ACPI
  506. * into the IOMMU control registers
  507. */
  508. h->flags & IVHD_FLAG_HT_TUN_EN_MASK ?
  509. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  510. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  511. h->flags & IVHD_FLAG_PASSPW_EN_MASK ?
  512. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  513. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  514. h->flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
  515. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  516. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  517. h->flags & IVHD_FLAG_ISOC_EN_MASK ?
  518. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  519. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  520. /*
  521. * make IOMMU memory accesses cache coherent
  522. */
  523. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  524. /*
  525. * Done. Now parse the device entries
  526. */
  527. p += sizeof(struct ivhd_header);
  528. end += h->length;
  529. while (p < end) {
  530. e = (struct ivhd_entry *)p;
  531. switch (e->type) {
  532. case IVHD_DEV_ALL:
  533. DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
  534. " last device %02x:%02x.%x flags: %02x\n",
  535. PCI_BUS(iommu->first_device),
  536. PCI_SLOT(iommu->first_device),
  537. PCI_FUNC(iommu->first_device),
  538. PCI_BUS(iommu->last_device),
  539. PCI_SLOT(iommu->last_device),
  540. PCI_FUNC(iommu->last_device),
  541. e->flags);
  542. for (dev_i = iommu->first_device;
  543. dev_i <= iommu->last_device; ++dev_i)
  544. set_dev_entry_from_acpi(iommu, dev_i,
  545. e->flags, 0);
  546. break;
  547. case IVHD_DEV_SELECT:
  548. DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
  549. "flags: %02x\n",
  550. PCI_BUS(e->devid),
  551. PCI_SLOT(e->devid),
  552. PCI_FUNC(e->devid),
  553. e->flags);
  554. devid = e->devid;
  555. set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
  556. break;
  557. case IVHD_DEV_SELECT_RANGE_START:
  558. DUMP_printk(" DEV_SELECT_RANGE_START\t "
  559. "devid: %02x:%02x.%x flags: %02x\n",
  560. PCI_BUS(e->devid),
  561. PCI_SLOT(e->devid),
  562. PCI_FUNC(e->devid),
  563. e->flags);
  564. devid_start = e->devid;
  565. flags = e->flags;
  566. ext_flags = 0;
  567. alias = false;
  568. break;
  569. case IVHD_DEV_ALIAS:
  570. DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
  571. "flags: %02x devid_to: %02x:%02x.%x\n",
  572. PCI_BUS(e->devid),
  573. PCI_SLOT(e->devid),
  574. PCI_FUNC(e->devid),
  575. e->flags,
  576. PCI_BUS(e->ext >> 8),
  577. PCI_SLOT(e->ext >> 8),
  578. PCI_FUNC(e->ext >> 8));
  579. devid = e->devid;
  580. devid_to = e->ext >> 8;
  581. set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
  582. set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
  583. amd_iommu_alias_table[devid] = devid_to;
  584. break;
  585. case IVHD_DEV_ALIAS_RANGE:
  586. DUMP_printk(" DEV_ALIAS_RANGE\t\t "
  587. "devid: %02x:%02x.%x flags: %02x "
  588. "devid_to: %02x:%02x.%x\n",
  589. PCI_BUS(e->devid),
  590. PCI_SLOT(e->devid),
  591. PCI_FUNC(e->devid),
  592. e->flags,
  593. PCI_BUS(e->ext >> 8),
  594. PCI_SLOT(e->ext >> 8),
  595. PCI_FUNC(e->ext >> 8));
  596. devid_start = e->devid;
  597. flags = e->flags;
  598. devid_to = e->ext >> 8;
  599. ext_flags = 0;
  600. alias = true;
  601. break;
  602. case IVHD_DEV_EXT_SELECT:
  603. DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
  604. "flags: %02x ext: %08x\n",
  605. PCI_BUS(e->devid),
  606. PCI_SLOT(e->devid),
  607. PCI_FUNC(e->devid),
  608. e->flags, e->ext);
  609. devid = e->devid;
  610. set_dev_entry_from_acpi(iommu, devid, e->flags,
  611. e->ext);
  612. break;
  613. case IVHD_DEV_EXT_SELECT_RANGE:
  614. DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
  615. "%02x:%02x.%x flags: %02x ext: %08x\n",
  616. PCI_BUS(e->devid),
  617. PCI_SLOT(e->devid),
  618. PCI_FUNC(e->devid),
  619. e->flags, e->ext);
  620. devid_start = e->devid;
  621. flags = e->flags;
  622. ext_flags = e->ext;
  623. alias = false;
  624. break;
  625. case IVHD_DEV_RANGE_END:
  626. DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
  627. PCI_BUS(e->devid),
  628. PCI_SLOT(e->devid),
  629. PCI_FUNC(e->devid));
  630. devid = e->devid;
  631. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  632. if (alias) {
  633. amd_iommu_alias_table[dev_i] = devid_to;
  634. set_dev_entry_from_acpi(iommu,
  635. devid_to, flags, ext_flags);
  636. }
  637. set_dev_entry_from_acpi(iommu, dev_i,
  638. flags, ext_flags);
  639. }
  640. break;
  641. default:
  642. break;
  643. }
  644. p += ivhd_entry_length(p);
  645. }
  646. }
  647. /* Initializes the device->iommu mapping for the driver */
  648. static int __init init_iommu_devices(struct amd_iommu *iommu)
  649. {
  650. u16 i;
  651. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  652. set_iommu_for_device(iommu, i);
  653. return 0;
  654. }
  655. static void __init free_iommu_one(struct amd_iommu *iommu)
  656. {
  657. free_command_buffer(iommu);
  658. free_event_buffer(iommu);
  659. iommu_unmap_mmio_space(iommu);
  660. }
  661. static void __init free_iommu_all(void)
  662. {
  663. struct amd_iommu *iommu, *next;
  664. for_each_iommu_safe(iommu, next) {
  665. list_del(&iommu->list);
  666. free_iommu_one(iommu);
  667. kfree(iommu);
  668. }
  669. }
  670. /*
  671. * This function clues the initialization function for one IOMMU
  672. * together and also allocates the command buffer and programs the
  673. * hardware. It does NOT enable the IOMMU. This is done afterwards.
  674. */
  675. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  676. {
  677. spin_lock_init(&iommu->lock);
  678. list_add_tail(&iommu->list, &amd_iommu_list);
  679. /*
  680. * Copy data from ACPI table entry to the iommu struct
  681. */
  682. iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
  683. if (!iommu->dev)
  684. return 1;
  685. iommu->cap_ptr = h->cap_ptr;
  686. iommu->pci_seg = h->pci_seg;
  687. iommu->mmio_phys = h->mmio_phys;
  688. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  689. if (!iommu->mmio_base)
  690. return -ENOMEM;
  691. iommu->cmd_buf = alloc_command_buffer(iommu);
  692. if (!iommu->cmd_buf)
  693. return -ENOMEM;
  694. iommu->evt_buf = alloc_event_buffer(iommu);
  695. if (!iommu->evt_buf)
  696. return -ENOMEM;
  697. iommu->int_enabled = false;
  698. init_iommu_from_pci(iommu);
  699. init_iommu_from_acpi(iommu, h);
  700. init_iommu_devices(iommu);
  701. return pci_enable_device(iommu->dev);
  702. }
  703. /*
  704. * Iterates over all IOMMU entries in the ACPI table, allocates the
  705. * IOMMU structure and initializes it with init_iommu_one()
  706. */
  707. static int __init init_iommu_all(struct acpi_table_header *table)
  708. {
  709. u8 *p = (u8 *)table, *end = (u8 *)table;
  710. struct ivhd_header *h;
  711. struct amd_iommu *iommu;
  712. int ret;
  713. end += table->length;
  714. p += IVRS_HEADER_LENGTH;
  715. while (p < end) {
  716. h = (struct ivhd_header *)p;
  717. switch (*p) {
  718. case ACPI_IVHD_TYPE:
  719. DUMP_printk("IOMMU: device: %02x:%02x.%01x cap: %04x "
  720. "seg: %d flags: %01x info %04x\n",
  721. PCI_BUS(h->devid), PCI_SLOT(h->devid),
  722. PCI_FUNC(h->devid), h->cap_ptr,
  723. h->pci_seg, h->flags, h->info);
  724. DUMP_printk(" mmio-addr: %016llx\n",
  725. h->mmio_phys);
  726. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  727. if (iommu == NULL)
  728. return -ENOMEM;
  729. ret = init_iommu_one(iommu, h);
  730. if (ret)
  731. return ret;
  732. break;
  733. default:
  734. break;
  735. }
  736. p += h->length;
  737. }
  738. WARN_ON(p != end);
  739. return 0;
  740. }
  741. /****************************************************************************
  742. *
  743. * The following functions initialize the MSI interrupts for all IOMMUs
  744. * in the system. Its a bit challenging because there could be multiple
  745. * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
  746. * pci_dev.
  747. *
  748. ****************************************************************************/
  749. static int __init iommu_setup_msi(struct amd_iommu *iommu)
  750. {
  751. int r;
  752. if (pci_enable_msi(iommu->dev))
  753. return 1;
  754. r = request_irq(iommu->dev->irq, amd_iommu_int_handler,
  755. IRQF_SAMPLE_RANDOM,
  756. "AMD IOMMU",
  757. NULL);
  758. if (r) {
  759. pci_disable_msi(iommu->dev);
  760. return 1;
  761. }
  762. iommu->int_enabled = true;
  763. iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
  764. return 0;
  765. }
  766. static int iommu_init_msi(struct amd_iommu *iommu)
  767. {
  768. if (iommu->int_enabled)
  769. return 0;
  770. if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
  771. return iommu_setup_msi(iommu);
  772. return 1;
  773. }
  774. /****************************************************************************
  775. *
  776. * The next functions belong to the third pass of parsing the ACPI
  777. * table. In this last pass the memory mapping requirements are
  778. * gathered (like exclusion and unity mapping reanges).
  779. *
  780. ****************************************************************************/
  781. static void __init free_unity_maps(void)
  782. {
  783. struct unity_map_entry *entry, *next;
  784. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  785. list_del(&entry->list);
  786. kfree(entry);
  787. }
  788. }
  789. /* called when we find an exclusion range definition in ACPI */
  790. static int __init init_exclusion_range(struct ivmd_header *m)
  791. {
  792. int i;
  793. switch (m->type) {
  794. case ACPI_IVMD_TYPE:
  795. set_device_exclusion_range(m->devid, m);
  796. break;
  797. case ACPI_IVMD_TYPE_ALL:
  798. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  799. set_device_exclusion_range(i, m);
  800. break;
  801. case ACPI_IVMD_TYPE_RANGE:
  802. for (i = m->devid; i <= m->aux; ++i)
  803. set_device_exclusion_range(i, m);
  804. break;
  805. default:
  806. break;
  807. }
  808. return 0;
  809. }
  810. /* called for unity map ACPI definition */
  811. static int __init init_unity_map_range(struct ivmd_header *m)
  812. {
  813. struct unity_map_entry *e = 0;
  814. char *s;
  815. e = kzalloc(sizeof(*e), GFP_KERNEL);
  816. if (e == NULL)
  817. return -ENOMEM;
  818. switch (m->type) {
  819. default:
  820. kfree(e);
  821. return 0;
  822. case ACPI_IVMD_TYPE:
  823. s = "IVMD_TYPEi\t\t\t";
  824. e->devid_start = e->devid_end = m->devid;
  825. break;
  826. case ACPI_IVMD_TYPE_ALL:
  827. s = "IVMD_TYPE_ALL\t\t";
  828. e->devid_start = 0;
  829. e->devid_end = amd_iommu_last_bdf;
  830. break;
  831. case ACPI_IVMD_TYPE_RANGE:
  832. s = "IVMD_TYPE_RANGE\t\t";
  833. e->devid_start = m->devid;
  834. e->devid_end = m->aux;
  835. break;
  836. }
  837. e->address_start = PAGE_ALIGN(m->range_start);
  838. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  839. e->prot = m->flags >> 1;
  840. DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
  841. " range_start: %016llx range_end: %016llx flags: %x\n", s,
  842. PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
  843. PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
  844. PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
  845. e->address_start, e->address_end, m->flags);
  846. list_add_tail(&e->list, &amd_iommu_unity_map);
  847. return 0;
  848. }
  849. /* iterates over all memory definitions we find in the ACPI table */
  850. static int __init init_memory_definitions(struct acpi_table_header *table)
  851. {
  852. u8 *p = (u8 *)table, *end = (u8 *)table;
  853. struct ivmd_header *m;
  854. end += table->length;
  855. p += IVRS_HEADER_LENGTH;
  856. while (p < end) {
  857. m = (struct ivmd_header *)p;
  858. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  859. init_exclusion_range(m);
  860. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  861. init_unity_map_range(m);
  862. p += m->length;
  863. }
  864. return 0;
  865. }
  866. /*
  867. * Init the device table to not allow DMA access for devices and
  868. * suppress all page faults
  869. */
  870. static void init_device_table(void)
  871. {
  872. u16 devid;
  873. for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
  874. set_dev_entry_bit(devid, DEV_ENTRY_VALID);
  875. set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
  876. }
  877. }
  878. /*
  879. * This function finally enables all IOMMUs found in the system after
  880. * they have been initialized
  881. */
  882. static void enable_iommus(void)
  883. {
  884. struct amd_iommu *iommu;
  885. for_each_iommu(iommu) {
  886. iommu_disable(iommu);
  887. iommu_set_device_table(iommu);
  888. iommu_enable_command_buffer(iommu);
  889. iommu_enable_event_buffer(iommu);
  890. iommu_set_exclusion_range(iommu);
  891. iommu_init_msi(iommu);
  892. iommu_enable(iommu);
  893. }
  894. }
  895. static void disable_iommus(void)
  896. {
  897. struct amd_iommu *iommu;
  898. for_each_iommu(iommu)
  899. iommu_disable(iommu);
  900. }
  901. /*
  902. * Suspend/Resume support
  903. * disable suspend until real resume implemented
  904. */
  905. static int amd_iommu_resume(struct sys_device *dev)
  906. {
  907. /* re-load the hardware */
  908. enable_iommus();
  909. /*
  910. * we have to flush after the IOMMUs are enabled because a
  911. * disabled IOMMU will never execute the commands we send
  912. */
  913. amd_iommu_flush_all_devices();
  914. amd_iommu_flush_all_domains();
  915. return 0;
  916. }
  917. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  918. {
  919. /* disable IOMMUs to go out of the way for BIOS */
  920. disable_iommus();
  921. return 0;
  922. }
  923. static struct sysdev_class amd_iommu_sysdev_class = {
  924. .name = "amd_iommu",
  925. .suspend = amd_iommu_suspend,
  926. .resume = amd_iommu_resume,
  927. };
  928. static struct sys_device device_amd_iommu = {
  929. .id = 0,
  930. .cls = &amd_iommu_sysdev_class,
  931. };
  932. /*
  933. * This is the core init function for AMD IOMMU hardware in the system.
  934. * This function is called from the generic x86 DMA layer initialization
  935. * code.
  936. *
  937. * This function basically parses the ACPI table for AMD IOMMU (IVRS)
  938. * three times:
  939. *
  940. * 1 pass) Find the highest PCI device id the driver has to handle.
  941. * Upon this information the size of the data structures is
  942. * determined that needs to be allocated.
  943. *
  944. * 2 pass) Initialize the data structures just allocated with the
  945. * information in the ACPI table about available AMD IOMMUs
  946. * in the system. It also maps the PCI devices in the
  947. * system to specific IOMMUs
  948. *
  949. * 3 pass) After the basic data structures are allocated and
  950. * initialized we update them with information about memory
  951. * remapping requirements parsed out of the ACPI table in
  952. * this last pass.
  953. *
  954. * After that the hardware is initialized and ready to go. In the last
  955. * step we do some Linux specific things like registering the driver in
  956. * the dma_ops interface and initializing the suspend/resume support
  957. * functions. Finally it prints some information about AMD IOMMUs and
  958. * the driver state and enables the hardware.
  959. */
  960. int __init amd_iommu_init(void)
  961. {
  962. int i, ret = 0;
  963. if (no_iommu) {
  964. printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
  965. return 0;
  966. }
  967. if (!amd_iommu_detected)
  968. return -ENODEV;
  969. /*
  970. * First parse ACPI tables to find the largest Bus/Dev/Func
  971. * we need to handle. Upon this information the shared data
  972. * structures for the IOMMUs in the system will be allocated
  973. */
  974. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  975. return -ENODEV;
  976. dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
  977. alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
  978. rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
  979. ret = -ENOMEM;
  980. /* Device table - directly used by all IOMMUs */
  981. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  982. get_order(dev_table_size));
  983. if (amd_iommu_dev_table == NULL)
  984. goto out;
  985. /*
  986. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  987. * IOMMU see for that device
  988. */
  989. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  990. get_order(alias_table_size));
  991. if (amd_iommu_alias_table == NULL)
  992. goto free;
  993. /* IOMMU rlookup table - find the IOMMU for a specific device */
  994. amd_iommu_rlookup_table = (void *)__get_free_pages(
  995. GFP_KERNEL | __GFP_ZERO,
  996. get_order(rlookup_table_size));
  997. if (amd_iommu_rlookup_table == NULL)
  998. goto free;
  999. /*
  1000. * Protection Domain table - maps devices to protection domains
  1001. * This table has the same size as the rlookup_table
  1002. */
  1003. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
  1004. get_order(rlookup_table_size));
  1005. if (amd_iommu_pd_table == NULL)
  1006. goto free;
  1007. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
  1008. GFP_KERNEL | __GFP_ZERO,
  1009. get_order(MAX_DOMAIN_ID/8));
  1010. if (amd_iommu_pd_alloc_bitmap == NULL)
  1011. goto free;
  1012. /* init the device table */
  1013. init_device_table();
  1014. /*
  1015. * let all alias entries point to itself
  1016. */
  1017. for (i = 0; i <= amd_iommu_last_bdf; ++i)
  1018. amd_iommu_alias_table[i] = i;
  1019. /*
  1020. * never allocate domain 0 because its used as the non-allocated and
  1021. * error value placeholder
  1022. */
  1023. amd_iommu_pd_alloc_bitmap[0] = 1;
  1024. /*
  1025. * now the data structures are allocated and basically initialized
  1026. * start the real acpi table scan
  1027. */
  1028. ret = -ENODEV;
  1029. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  1030. goto free;
  1031. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  1032. goto free;
  1033. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  1034. if (ret)
  1035. goto free;
  1036. ret = sysdev_register(&device_amd_iommu);
  1037. if (ret)
  1038. goto free;
  1039. ret = amd_iommu_init_dma_ops();
  1040. if (ret)
  1041. goto free;
  1042. enable_iommus();
  1043. printk(KERN_INFO "AMD IOMMU: device isolation ");
  1044. if (amd_iommu_isolate)
  1045. printk("enabled\n");
  1046. else
  1047. printk("disabled\n");
  1048. if (amd_iommu_unmap_flush)
  1049. printk(KERN_INFO "AMD IOMMU: IO/TLB flush on unmap enabled\n");
  1050. else
  1051. printk(KERN_INFO "AMD IOMMU: Lazy IO/TLB flushing enabled\n");
  1052. out:
  1053. return ret;
  1054. free:
  1055. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
  1056. get_order(MAX_DOMAIN_ID/8));
  1057. free_pages((unsigned long)amd_iommu_pd_table,
  1058. get_order(rlookup_table_size));
  1059. free_pages((unsigned long)amd_iommu_rlookup_table,
  1060. get_order(rlookup_table_size));
  1061. free_pages((unsigned long)amd_iommu_alias_table,
  1062. get_order(alias_table_size));
  1063. free_pages((unsigned long)amd_iommu_dev_table,
  1064. get_order(dev_table_size));
  1065. free_iommu_all();
  1066. free_unity_maps();
  1067. goto out;
  1068. }
  1069. void amd_iommu_shutdown(void)
  1070. {
  1071. disable_iommus();
  1072. }
  1073. /****************************************************************************
  1074. *
  1075. * Early detect code. This code runs at IOMMU detection time in the DMA
  1076. * layer. It just looks if there is an IVRS ACPI table to detect AMD
  1077. * IOMMUs
  1078. *
  1079. ****************************************************************************/
  1080. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  1081. {
  1082. return 0;
  1083. }
  1084. void __init amd_iommu_detect(void)
  1085. {
  1086. if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
  1087. return;
  1088. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  1089. iommu_detected = 1;
  1090. amd_iommu_detected = 1;
  1091. #ifdef CONFIG_GART_IOMMU
  1092. gart_iommu_aperture_disabled = 1;
  1093. gart_iommu_aperture = 0;
  1094. #endif
  1095. }
  1096. }
  1097. /****************************************************************************
  1098. *
  1099. * Parsing functions for the AMD IOMMU specific kernel command line
  1100. * options.
  1101. *
  1102. ****************************************************************************/
  1103. static int __init parse_amd_iommu_dump(char *str)
  1104. {
  1105. amd_iommu_dump = true;
  1106. return 1;
  1107. }
  1108. static int __init parse_amd_iommu_options(char *str)
  1109. {
  1110. for (; *str; ++str) {
  1111. if (strncmp(str, "isolate", 7) == 0)
  1112. amd_iommu_isolate = true;
  1113. if (strncmp(str, "share", 5) == 0)
  1114. amd_iommu_isolate = false;
  1115. if (strncmp(str, "fullflush", 9) == 0)
  1116. amd_iommu_unmap_flush = true;
  1117. }
  1118. return 1;
  1119. }
  1120. __setup("amd_iommu_dump", parse_amd_iommu_dump);
  1121. __setup("amd_iommu=", parse_amd_iommu_options);