pgtable_64.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <asm-generic/pgtable-nopud.h>
  13. #include <linux/compiler.h>
  14. #include <linux/const.h>
  15. #include <asm/types.h>
  16. #include <asm/spitfire.h>
  17. #include <asm/asi.h>
  18. #include <asm/system.h>
  19. #include <asm/page.h>
  20. #include <asm/processor.h>
  21. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  22. * The page copy blockops can use 0x6000000 to 0x8000000.
  23. * The TSB is mapped in the 0x8000000 to 0xa000000 range.
  24. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  25. * The vmalloc area spans 0x100000000 to 0x200000000.
  26. * Since modules need to be in the lowest 32-bits of the address space,
  27. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  28. * There is a single static kernel PMD which maps from 0x0 to address
  29. * 0x400000000.
  30. */
  31. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  32. #define TSBMAP_BASE _AC(0x0000000008000000,UL)
  33. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  34. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  35. #define MODULES_END _AC(0x00000000f0000000,UL)
  36. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  37. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  38. #define VMALLOC_START _AC(0x0000000100000000,UL)
  39. #define VMALLOC_END _AC(0x0000000200000000,UL)
  40. #define VMEMMAP_BASE _AC(0x0000000200000000,UL)
  41. #define vmemmap ((struct page *)VMEMMAP_BASE)
  42. /* XXX All of this needs to be rethought so we can take advantage
  43. * XXX cheetah's full 64-bit virtual address space, ie. no more hole
  44. * XXX in the middle like on spitfire. -DaveM
  45. */
  46. /*
  47. * Given a virtual address, the lowest PAGE_SHIFT bits determine offset
  48. * into the page; the next higher PAGE_SHIFT-3 bits determine the pte#
  49. * in the proper pagetable (the -3 is from the 8 byte ptes, and each page
  50. * table is a single page long). The next higher PMD_BITS determine pmd#
  51. * in the proper pmdtable (where we must have PMD_BITS <= (PAGE_SHIFT-2)
  52. * since the pmd entries are 4 bytes, and each pmd page is a single page
  53. * long). Finally, the higher few bits determine pgde#.
  54. */
  55. /* PMD_SHIFT determines the size of the area a second-level page
  56. * table can map
  57. */
  58. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  59. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  60. #define PMD_MASK (~(PMD_SIZE-1))
  61. #define PMD_BITS (PAGE_SHIFT - 2)
  62. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  63. #define PGDIR_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3) + PMD_BITS)
  64. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  65. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  66. #define PGDIR_BITS (PAGE_SHIFT - 2)
  67. #ifndef __ASSEMBLY__
  68. #include <linux/sched.h>
  69. /* Entries per page directory level. */
  70. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  71. #define PTRS_PER_PMD (1UL << PMD_BITS)
  72. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  73. /* Kernel has a separate 44bit address space. */
  74. #define FIRST_USER_ADDRESS 0
  75. #define pte_ERROR(e) __builtin_trap()
  76. #define pmd_ERROR(e) __builtin_trap()
  77. #define pgd_ERROR(e) __builtin_trap()
  78. #endif /* !(__ASSEMBLY__) */
  79. /* PTE bits which are the same in SUN4U and SUN4V format. */
  80. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  81. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  82. /* SUN4U pte bits... */
  83. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  84. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  85. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  86. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  87. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  88. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  89. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  90. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  91. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  92. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  93. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  94. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  95. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  96. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  97. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  98. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  99. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  100. #define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
  101. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  102. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  103. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  104. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  105. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  106. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  107. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  108. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  109. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  110. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  111. /* SUN4V pte bits... */
  112. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  113. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  114. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  115. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  116. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  117. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  118. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  119. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  120. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  121. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  122. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  123. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  124. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  125. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  126. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  127. #define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
  128. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  129. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  130. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  131. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  132. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  133. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  134. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  135. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  136. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  137. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  138. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  139. #if PAGE_SHIFT == 13
  140. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  141. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  142. #elif PAGE_SHIFT == 16
  143. #define _PAGE_SZBITS_4U _PAGE_SZ64K_4U
  144. #define _PAGE_SZBITS_4V _PAGE_SZ64K_4V
  145. #else
  146. #error Wrong PAGE_SHIFT specified
  147. #endif
  148. #if defined(CONFIG_HUGETLB_PAGE_SIZE_4MB)
  149. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  150. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  151. #elif defined(CONFIG_HUGETLB_PAGE_SIZE_512K)
  152. #define _PAGE_SZHUGE_4U _PAGE_SZ512K_4U
  153. #define _PAGE_SZHUGE_4V _PAGE_SZ512K_4V
  154. #elif defined(CONFIG_HUGETLB_PAGE_SIZE_64K)
  155. #define _PAGE_SZHUGE_4U _PAGE_SZ64K_4U
  156. #define _PAGE_SZHUGE_4V _PAGE_SZ64K_4V
  157. #endif
  158. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  159. #define __P000 __pgprot(0)
  160. #define __P001 __pgprot(0)
  161. #define __P010 __pgprot(0)
  162. #define __P011 __pgprot(0)
  163. #define __P100 __pgprot(0)
  164. #define __P101 __pgprot(0)
  165. #define __P110 __pgprot(0)
  166. #define __P111 __pgprot(0)
  167. #define __S000 __pgprot(0)
  168. #define __S001 __pgprot(0)
  169. #define __S010 __pgprot(0)
  170. #define __S011 __pgprot(0)
  171. #define __S100 __pgprot(0)
  172. #define __S101 __pgprot(0)
  173. #define __S110 __pgprot(0)
  174. #define __S111 __pgprot(0)
  175. #ifndef __ASSEMBLY__
  176. extern pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  177. extern unsigned long pte_sz_bits(unsigned long size);
  178. extern pgprot_t PAGE_KERNEL;
  179. extern pgprot_t PAGE_KERNEL_LOCKED;
  180. extern pgprot_t PAGE_COPY;
  181. extern pgprot_t PAGE_SHARED;
  182. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  183. extern unsigned long _PAGE_IE;
  184. extern unsigned long _PAGE_E;
  185. extern unsigned long _PAGE_CACHE;
  186. extern unsigned long pg_iobits;
  187. extern unsigned long _PAGE_ALL_SZ_BITS;
  188. extern unsigned long _PAGE_SZBITS;
  189. extern struct page *mem_map_zero;
  190. #define ZERO_PAGE(vaddr) (mem_map_zero)
  191. /* PFNs are real physical page numbers. However, mem_map only begins to record
  192. * per-page information starting at pfn_base. This is to handle systems where
  193. * the first physical page in the machine is at some huge physical address,
  194. * such as 4GB. This is common on a partitioned E10000, for example.
  195. */
  196. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  197. {
  198. unsigned long paddr = pfn << PAGE_SHIFT;
  199. unsigned long sz_bits;
  200. sz_bits = 0UL;
  201. if (_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL) {
  202. __asm__ __volatile__(
  203. "\n661: sethi %%uhi(%1), %0\n"
  204. " sllx %0, 32, %0\n"
  205. " .section .sun4v_2insn_patch, \"ax\"\n"
  206. " .word 661b\n"
  207. " mov %2, %0\n"
  208. " nop\n"
  209. " .previous\n"
  210. : "=r" (sz_bits)
  211. : "i" (_PAGE_SZBITS_4U), "i" (_PAGE_SZBITS_4V));
  212. }
  213. return __pte(paddr | sz_bits | pgprot_val(prot));
  214. }
  215. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  216. /* This one can be done with two shifts. */
  217. static inline unsigned long pte_pfn(pte_t pte)
  218. {
  219. unsigned long ret;
  220. __asm__ __volatile__(
  221. "\n661: sllx %1, %2, %0\n"
  222. " srlx %0, %3, %0\n"
  223. " .section .sun4v_2insn_patch, \"ax\"\n"
  224. " .word 661b\n"
  225. " sllx %1, %4, %0\n"
  226. " srlx %0, %5, %0\n"
  227. " .previous\n"
  228. : "=r" (ret)
  229. : "r" (pte_val(pte)),
  230. "i" (21), "i" (21 + PAGE_SHIFT),
  231. "i" (8), "i" (8 + PAGE_SHIFT));
  232. return ret;
  233. }
  234. #define pte_page(x) pfn_to_page(pte_pfn(x))
  235. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  236. {
  237. unsigned long mask, tmp;
  238. /* SUN4U: 0x600307ffffffecb8 (negated == 0x9ffcf80000001347)
  239. * SUN4V: 0x30ffffffffffee17 (negated == 0xcf000000000011e8)
  240. *
  241. * Even if we use negation tricks the result is still a 6
  242. * instruction sequence, so don't try to play fancy and just
  243. * do the most straightforward implementation.
  244. *
  245. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  246. */
  247. __asm__ __volatile__(
  248. "\n661: sethi %%uhi(%2), %1\n"
  249. " sethi %%hi(%2), %0\n"
  250. "\n662: or %1, %%ulo(%2), %1\n"
  251. " or %0, %%lo(%2), %0\n"
  252. "\n663: sllx %1, 32, %1\n"
  253. " or %0, %1, %0\n"
  254. " .section .sun4v_2insn_patch, \"ax\"\n"
  255. " .word 661b\n"
  256. " sethi %%uhi(%3), %1\n"
  257. " sethi %%hi(%3), %0\n"
  258. " .word 662b\n"
  259. " or %1, %%ulo(%3), %1\n"
  260. " or %0, %%lo(%3), %0\n"
  261. " .word 663b\n"
  262. " sllx %1, 32, %1\n"
  263. " or %0, %1, %0\n"
  264. " .previous\n"
  265. : "=r" (mask), "=r" (tmp)
  266. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  267. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U | _PAGE_PRESENT_4U |
  268. _PAGE_SZBITS_4U),
  269. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  270. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V | _PAGE_PRESENT_4V |
  271. _PAGE_SZBITS_4V));
  272. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  273. }
  274. static inline pte_t pgoff_to_pte(unsigned long off)
  275. {
  276. off <<= PAGE_SHIFT;
  277. __asm__ __volatile__(
  278. "\n661: or %0, %2, %0\n"
  279. " .section .sun4v_1insn_patch, \"ax\"\n"
  280. " .word 661b\n"
  281. " or %0, %3, %0\n"
  282. " .previous\n"
  283. : "=r" (off)
  284. : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  285. return __pte(off);
  286. }
  287. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  288. {
  289. unsigned long val = pgprot_val(prot);
  290. __asm__ __volatile__(
  291. "\n661: andn %0, %2, %0\n"
  292. " or %0, %3, %0\n"
  293. " .section .sun4v_2insn_patch, \"ax\"\n"
  294. " .word 661b\n"
  295. " andn %0, %4, %0\n"
  296. " or %0, %5, %0\n"
  297. " .previous\n"
  298. : "=r" (val)
  299. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  300. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
  301. return __pgprot(val);
  302. }
  303. /* Various pieces of code check for platform support by ifdef testing
  304. * on "pgprot_noncached". That's broken and should be fixed, but for
  305. * now...
  306. */
  307. #define pgprot_noncached pgprot_noncached
  308. #ifdef CONFIG_HUGETLB_PAGE
  309. static inline pte_t pte_mkhuge(pte_t pte)
  310. {
  311. unsigned long mask;
  312. __asm__ __volatile__(
  313. "\n661: sethi %%uhi(%1), %0\n"
  314. " sllx %0, 32, %0\n"
  315. " .section .sun4v_2insn_patch, \"ax\"\n"
  316. " .word 661b\n"
  317. " mov %2, %0\n"
  318. " nop\n"
  319. " .previous\n"
  320. : "=r" (mask)
  321. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  322. return __pte(pte_val(pte) | mask);
  323. }
  324. #endif
  325. static inline pte_t pte_mkdirty(pte_t pte)
  326. {
  327. unsigned long val = pte_val(pte), tmp;
  328. __asm__ __volatile__(
  329. "\n661: or %0, %3, %0\n"
  330. " nop\n"
  331. "\n662: nop\n"
  332. " nop\n"
  333. " .section .sun4v_2insn_patch, \"ax\"\n"
  334. " .word 661b\n"
  335. " sethi %%uhi(%4), %1\n"
  336. " sllx %1, 32, %1\n"
  337. " .word 662b\n"
  338. " or %1, %%lo(%4), %1\n"
  339. " or %0, %1, %0\n"
  340. " .previous\n"
  341. : "=r" (val), "=r" (tmp)
  342. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  343. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  344. return __pte(val);
  345. }
  346. static inline pte_t pte_mkclean(pte_t pte)
  347. {
  348. unsigned long val = pte_val(pte), tmp;
  349. __asm__ __volatile__(
  350. "\n661: andn %0, %3, %0\n"
  351. " nop\n"
  352. "\n662: nop\n"
  353. " nop\n"
  354. " .section .sun4v_2insn_patch, \"ax\"\n"
  355. " .word 661b\n"
  356. " sethi %%uhi(%4), %1\n"
  357. " sllx %1, 32, %1\n"
  358. " .word 662b\n"
  359. " or %1, %%lo(%4), %1\n"
  360. " andn %0, %1, %0\n"
  361. " .previous\n"
  362. : "=r" (val), "=r" (tmp)
  363. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  364. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  365. return __pte(val);
  366. }
  367. static inline pte_t pte_mkwrite(pte_t pte)
  368. {
  369. unsigned long val = pte_val(pte), mask;
  370. __asm__ __volatile__(
  371. "\n661: mov %1, %0\n"
  372. " nop\n"
  373. " .section .sun4v_2insn_patch, \"ax\"\n"
  374. " .word 661b\n"
  375. " sethi %%uhi(%2), %0\n"
  376. " sllx %0, 32, %0\n"
  377. " .previous\n"
  378. : "=r" (mask)
  379. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  380. return __pte(val | mask);
  381. }
  382. static inline pte_t pte_wrprotect(pte_t pte)
  383. {
  384. unsigned long val = pte_val(pte), tmp;
  385. __asm__ __volatile__(
  386. "\n661: andn %0, %3, %0\n"
  387. " nop\n"
  388. "\n662: nop\n"
  389. " nop\n"
  390. " .section .sun4v_2insn_patch, \"ax\"\n"
  391. " .word 661b\n"
  392. " sethi %%uhi(%4), %1\n"
  393. " sllx %1, 32, %1\n"
  394. " .word 662b\n"
  395. " or %1, %%lo(%4), %1\n"
  396. " andn %0, %1, %0\n"
  397. " .previous\n"
  398. : "=r" (val), "=r" (tmp)
  399. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  400. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  401. return __pte(val);
  402. }
  403. static inline pte_t pte_mkold(pte_t pte)
  404. {
  405. unsigned long mask;
  406. __asm__ __volatile__(
  407. "\n661: mov %1, %0\n"
  408. " nop\n"
  409. " .section .sun4v_2insn_patch, \"ax\"\n"
  410. " .word 661b\n"
  411. " sethi %%uhi(%2), %0\n"
  412. " sllx %0, 32, %0\n"
  413. " .previous\n"
  414. : "=r" (mask)
  415. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  416. mask |= _PAGE_R;
  417. return __pte(pte_val(pte) & ~mask);
  418. }
  419. static inline pte_t pte_mkyoung(pte_t pte)
  420. {
  421. unsigned long mask;
  422. __asm__ __volatile__(
  423. "\n661: mov %1, %0\n"
  424. " nop\n"
  425. " .section .sun4v_2insn_patch, \"ax\"\n"
  426. " .word 661b\n"
  427. " sethi %%uhi(%2), %0\n"
  428. " sllx %0, 32, %0\n"
  429. " .previous\n"
  430. : "=r" (mask)
  431. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  432. mask |= _PAGE_R;
  433. return __pte(pte_val(pte) | mask);
  434. }
  435. static inline pte_t pte_mkspecial(pte_t pte)
  436. {
  437. return pte;
  438. }
  439. static inline unsigned long pte_young(pte_t pte)
  440. {
  441. unsigned long mask;
  442. __asm__ __volatile__(
  443. "\n661: mov %1, %0\n"
  444. " nop\n"
  445. " .section .sun4v_2insn_patch, \"ax\"\n"
  446. " .word 661b\n"
  447. " sethi %%uhi(%2), %0\n"
  448. " sllx %0, 32, %0\n"
  449. " .previous\n"
  450. : "=r" (mask)
  451. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  452. return (pte_val(pte) & mask);
  453. }
  454. static inline unsigned long pte_dirty(pte_t pte)
  455. {
  456. unsigned long mask;
  457. __asm__ __volatile__(
  458. "\n661: mov %1, %0\n"
  459. " nop\n"
  460. " .section .sun4v_2insn_patch, \"ax\"\n"
  461. " .word 661b\n"
  462. " sethi %%uhi(%2), %0\n"
  463. " sllx %0, 32, %0\n"
  464. " .previous\n"
  465. : "=r" (mask)
  466. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  467. return (pte_val(pte) & mask);
  468. }
  469. static inline unsigned long pte_write(pte_t pte)
  470. {
  471. unsigned long mask;
  472. __asm__ __volatile__(
  473. "\n661: mov %1, %0\n"
  474. " nop\n"
  475. " .section .sun4v_2insn_patch, \"ax\"\n"
  476. " .word 661b\n"
  477. " sethi %%uhi(%2), %0\n"
  478. " sllx %0, 32, %0\n"
  479. " .previous\n"
  480. : "=r" (mask)
  481. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  482. return (pte_val(pte) & mask);
  483. }
  484. static inline unsigned long pte_exec(pte_t pte)
  485. {
  486. unsigned long mask;
  487. __asm__ __volatile__(
  488. "\n661: sethi %%hi(%1), %0\n"
  489. " .section .sun4v_1insn_patch, \"ax\"\n"
  490. " .word 661b\n"
  491. " mov %2, %0\n"
  492. " .previous\n"
  493. : "=r" (mask)
  494. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  495. return (pte_val(pte) & mask);
  496. }
  497. static inline unsigned long pte_file(pte_t pte)
  498. {
  499. unsigned long val = pte_val(pte);
  500. __asm__ __volatile__(
  501. "\n661: and %0, %2, %0\n"
  502. " .section .sun4v_1insn_patch, \"ax\"\n"
  503. " .word 661b\n"
  504. " and %0, %3, %0\n"
  505. " .previous\n"
  506. : "=r" (val)
  507. : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  508. return val;
  509. }
  510. static inline unsigned long pte_present(pte_t pte)
  511. {
  512. unsigned long val = pte_val(pte);
  513. __asm__ __volatile__(
  514. "\n661: and %0, %2, %0\n"
  515. " .section .sun4v_1insn_patch, \"ax\"\n"
  516. " .word 661b\n"
  517. " and %0, %3, %0\n"
  518. " .previous\n"
  519. : "=r" (val)
  520. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  521. return val;
  522. }
  523. static inline int pte_special(pte_t pte)
  524. {
  525. return 0;
  526. }
  527. #define pmd_set(pmdp, ptep) \
  528. (pmd_val(*(pmdp)) = (__pa((unsigned long) (ptep)) >> 11UL))
  529. #define pud_set(pudp, pmdp) \
  530. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp)) >> 11UL))
  531. #define __pmd_page(pmd) \
  532. ((unsigned long) __va((((unsigned long)pmd_val(pmd))<<11UL)))
  533. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  534. #define pud_page_vaddr(pud) \
  535. ((unsigned long) __va((((unsigned long)pud_val(pud))<<11UL)))
  536. #define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
  537. #define pmd_none(pmd) (!pmd_val(pmd))
  538. #define pmd_bad(pmd) (0)
  539. #define pmd_present(pmd) (pmd_val(pmd) != 0U)
  540. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0U)
  541. #define pud_none(pud) (!pud_val(pud))
  542. #define pud_bad(pud) (0)
  543. #define pud_present(pud) (pud_val(pud) != 0U)
  544. #define pud_clear(pudp) (pud_val(*(pudp)) = 0U)
  545. /* Same in both SUN4V and SUN4U. */
  546. #define pte_none(pte) (!pte_val(pte))
  547. /* to find an entry in a page-table-directory. */
  548. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  549. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  550. /* to find an entry in a kernel page-table-directory */
  551. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  552. /* Find an entry in the second-level page table.. */
  553. #define pmd_offset(pudp, address) \
  554. ((pmd_t *) pud_page_vaddr(*(pudp)) + \
  555. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  556. /* Find an entry in the third-level page table.. */
  557. #define pte_index(dir, address) \
  558. ((pte_t *) __pmd_page(*(dir)) + \
  559. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  560. #define pte_offset_kernel pte_index
  561. #define pte_offset_map pte_index
  562. #define pte_offset_map_nested pte_index
  563. #define pte_unmap(pte) do { } while (0)
  564. #define pte_unmap_nested(pte) do { } while (0)
  565. /* Actual page table PTE updates. */
  566. extern void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr, pte_t *ptep, pte_t orig);
  567. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr, pte_t *ptep, pte_t pte)
  568. {
  569. pte_t orig = *ptep;
  570. *ptep = pte;
  571. /* It is more efficient to let flush_tlb_kernel_range()
  572. * handle init_mm tlb flushes.
  573. *
  574. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  575. * and SUN4V pte layout, so this inline test is fine.
  576. */
  577. if (likely(mm != &init_mm) && (pte_val(orig) & _PAGE_VALID))
  578. tlb_batch_add(mm, addr, ptep, orig);
  579. }
  580. #define pte_clear(mm,addr,ptep) \
  581. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  582. #ifdef DCACHE_ALIASING_POSSIBLE
  583. #define __HAVE_ARCH_MOVE_PTE
  584. #define move_pte(pte, prot, old_addr, new_addr) \
  585. ({ \
  586. pte_t newpte = (pte); \
  587. if (tlb_type != hypervisor && pte_present(pte)) { \
  588. unsigned long this_pfn = pte_pfn(pte); \
  589. \
  590. if (pfn_valid(this_pfn) && \
  591. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  592. flush_dcache_page_all(current->mm, \
  593. pfn_to_page(this_pfn)); \
  594. } \
  595. newpte; \
  596. })
  597. #endif
  598. extern pgd_t swapper_pg_dir[2048];
  599. extern pmd_t swapper_low_pmd_dir[2048];
  600. extern void paging_init(void);
  601. extern unsigned long find_ecache_flush_span(unsigned long size);
  602. /* These do nothing with the way I have things setup. */
  603. #define mmu_lockarea(vaddr, len) (vaddr)
  604. #define mmu_unlockarea(vaddr, len) do { } while(0)
  605. struct vm_area_struct;
  606. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t);
  607. /* Encode and de-code a swap entry */
  608. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  609. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  610. #define __swp_entry(type, offset) \
  611. ( (swp_entry_t) \
  612. { \
  613. (((long)(type) << PAGE_SHIFT) | \
  614. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  615. } )
  616. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  617. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  618. /* File offset in PTE support. */
  619. extern unsigned long pte_file(pte_t);
  620. #define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
  621. extern pte_t pgoff_to_pte(unsigned long);
  622. #define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
  623. extern unsigned long *sparc64_valid_addr_bitmap;
  624. /* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
  625. #define kern_addr_valid(addr) \
  626. (test_bit(__pa((unsigned long)(addr))>>22, sparc64_valid_addr_bitmap))
  627. extern int page_in_phys_avail(unsigned long paddr);
  628. extern int io_remap_pfn_range(struct vm_area_struct *vma, unsigned long from,
  629. unsigned long pfn,
  630. unsigned long size, pgprot_t prot);
  631. /*
  632. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  633. * its high 4 bits. These macros/functions put it there or get it from there.
  634. */
  635. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  636. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  637. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  638. #include <asm-generic/pgtable.h>
  639. /* We provide our own get_unmapped_area to cope with VA holes and
  640. * SHM area cache aliasing for userland.
  641. */
  642. #define HAVE_ARCH_UNMAPPED_AREA
  643. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  644. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  645. * the largest alignment possible such that larget PTEs can be used.
  646. */
  647. extern unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  648. unsigned long, unsigned long,
  649. unsigned long);
  650. #define HAVE_ARCH_FB_UNMAPPED_AREA
  651. extern void pgtable_cache_init(void);
  652. extern void sun4v_register_fault_status(void);
  653. extern void sun4v_ktsb_register(void);
  654. extern void __init cheetah_ecache_flush_init(void);
  655. extern void sun4v_patch_tlb_handlers(void);
  656. extern unsigned long cmdline_memory_size;
  657. extern asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  658. #endif /* !(__ASSEMBLY__) */
  659. #endif /* !(_SPARC64_PGTABLE_H) */