io_64.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. #ifndef __SPARC64_IO_H
  2. #define __SPARC64_IO_H
  3. #include <linux/kernel.h>
  4. #include <linux/compiler.h>
  5. #include <linux/types.h>
  6. #include <asm/page.h> /* IO address mapping routines need this */
  7. #include <asm/system.h>
  8. #include <asm/asi.h>
  9. /* PC crapola... */
  10. #define __SLOW_DOWN_IO do { } while (0)
  11. #define SLOW_DOWN_IO do { } while (0)
  12. /* BIO layer definitions. */
  13. extern unsigned long kern_base, kern_size;
  14. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  15. static inline u8 _inb(unsigned long addr)
  16. {
  17. u8 ret;
  18. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_inb */"
  19. : "=r" (ret)
  20. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  21. : "memory");
  22. return ret;
  23. }
  24. static inline u16 _inw(unsigned long addr)
  25. {
  26. u16 ret;
  27. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_inw */"
  28. : "=r" (ret)
  29. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  30. : "memory");
  31. return ret;
  32. }
  33. static inline u32 _inl(unsigned long addr)
  34. {
  35. u32 ret;
  36. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_inl */"
  37. : "=r" (ret)
  38. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  39. : "memory");
  40. return ret;
  41. }
  42. static inline void _outb(u8 b, unsigned long addr)
  43. {
  44. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_outb */"
  45. : /* no outputs */
  46. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  47. : "memory");
  48. }
  49. static inline void _outw(u16 w, unsigned long addr)
  50. {
  51. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_outw */"
  52. : /* no outputs */
  53. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  54. : "memory");
  55. }
  56. static inline void _outl(u32 l, unsigned long addr)
  57. {
  58. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_outl */"
  59. : /* no outputs */
  60. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  61. : "memory");
  62. }
  63. #define inb(__addr) (_inb((unsigned long)(__addr)))
  64. #define inw(__addr) (_inw((unsigned long)(__addr)))
  65. #define inl(__addr) (_inl((unsigned long)(__addr)))
  66. #define outb(__b, __addr) (_outb((u8)(__b), (unsigned long)(__addr)))
  67. #define outw(__w, __addr) (_outw((u16)(__w), (unsigned long)(__addr)))
  68. #define outl(__l, __addr) (_outl((u32)(__l), (unsigned long)(__addr)))
  69. #define inb_p(__addr) inb(__addr)
  70. #define outb_p(__b, __addr) outb(__b, __addr)
  71. #define inw_p(__addr) inw(__addr)
  72. #define outw_p(__w, __addr) outw(__w, __addr)
  73. #define inl_p(__addr) inl(__addr)
  74. #define outl_p(__l, __addr) outl(__l, __addr)
  75. extern void outsb(unsigned long, const void *, unsigned long);
  76. extern void outsw(unsigned long, const void *, unsigned long);
  77. extern void outsl(unsigned long, const void *, unsigned long);
  78. extern void insb(unsigned long, void *, unsigned long);
  79. extern void insw(unsigned long, void *, unsigned long);
  80. extern void insl(unsigned long, void *, unsigned long);
  81. static inline void ioread8_rep(void __iomem *port, void *buf, unsigned long count)
  82. {
  83. insb((unsigned long __force)port, buf, count);
  84. }
  85. static inline void ioread16_rep(void __iomem *port, void *buf, unsigned long count)
  86. {
  87. insw((unsigned long __force)port, buf, count);
  88. }
  89. static inline void ioread32_rep(void __iomem *port, void *buf, unsigned long count)
  90. {
  91. insl((unsigned long __force)port, buf, count);
  92. }
  93. static inline void iowrite8_rep(void __iomem *port, const void *buf, unsigned long count)
  94. {
  95. outsb((unsigned long __force)port, buf, count);
  96. }
  97. static inline void iowrite16_rep(void __iomem *port, const void *buf, unsigned long count)
  98. {
  99. outsw((unsigned long __force)port, buf, count);
  100. }
  101. static inline void iowrite32_rep(void __iomem *port, const void *buf, unsigned long count)
  102. {
  103. outsl((unsigned long __force)port, buf, count);
  104. }
  105. /* Memory functions, same as I/O accesses on Ultra. */
  106. static inline u8 _readb(const volatile void __iomem *addr)
  107. { u8 ret;
  108. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_readb */"
  109. : "=r" (ret)
  110. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  111. : "memory");
  112. return ret;
  113. }
  114. static inline u16 _readw(const volatile void __iomem *addr)
  115. { u16 ret;
  116. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_readw */"
  117. : "=r" (ret)
  118. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  119. : "memory");
  120. return ret;
  121. }
  122. static inline u32 _readl(const volatile void __iomem *addr)
  123. { u32 ret;
  124. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_readl */"
  125. : "=r" (ret)
  126. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  127. : "memory");
  128. return ret;
  129. }
  130. static inline u64 _readq(const volatile void __iomem *addr)
  131. { u64 ret;
  132. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_readq */"
  133. : "=r" (ret)
  134. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  135. : "memory");
  136. return ret;
  137. }
  138. static inline void _writeb(u8 b, volatile void __iomem *addr)
  139. {
  140. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_writeb */"
  141. : /* no outputs */
  142. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  143. : "memory");
  144. }
  145. static inline void _writew(u16 w, volatile void __iomem *addr)
  146. {
  147. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_writew */"
  148. : /* no outputs */
  149. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  150. : "memory");
  151. }
  152. static inline void _writel(u32 l, volatile void __iomem *addr)
  153. {
  154. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_writel */"
  155. : /* no outputs */
  156. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  157. : "memory");
  158. }
  159. static inline void _writeq(u64 q, volatile void __iomem *addr)
  160. {
  161. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_writeq */"
  162. : /* no outputs */
  163. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  164. : "memory");
  165. }
  166. #define readb(__addr) _readb(__addr)
  167. #define readw(__addr) _readw(__addr)
  168. #define readl(__addr) _readl(__addr)
  169. #define readq(__addr) _readq(__addr)
  170. #define readb_relaxed(__addr) _readb(__addr)
  171. #define readw_relaxed(__addr) _readw(__addr)
  172. #define readl_relaxed(__addr) _readl(__addr)
  173. #define readq_relaxed(__addr) _readq(__addr)
  174. #define writeb(__b, __addr) _writeb(__b, __addr)
  175. #define writew(__w, __addr) _writew(__w, __addr)
  176. #define writel(__l, __addr) _writel(__l, __addr)
  177. #define writeq(__q, __addr) _writeq(__q, __addr)
  178. /* Now versions without byte-swapping. */
  179. static inline u8 _raw_readb(unsigned long addr)
  180. {
  181. u8 ret;
  182. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_raw_readb */"
  183. : "=r" (ret)
  184. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  185. return ret;
  186. }
  187. static inline u16 _raw_readw(unsigned long addr)
  188. {
  189. u16 ret;
  190. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_raw_readw */"
  191. : "=r" (ret)
  192. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  193. return ret;
  194. }
  195. static inline u32 _raw_readl(unsigned long addr)
  196. {
  197. u32 ret;
  198. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_raw_readl */"
  199. : "=r" (ret)
  200. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  201. return ret;
  202. }
  203. static inline u64 _raw_readq(unsigned long addr)
  204. {
  205. u64 ret;
  206. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_raw_readq */"
  207. : "=r" (ret)
  208. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  209. return ret;
  210. }
  211. static inline void _raw_writeb(u8 b, unsigned long addr)
  212. {
  213. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_raw_writeb */"
  214. : /* no outputs */
  215. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  216. }
  217. static inline void _raw_writew(u16 w, unsigned long addr)
  218. {
  219. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_raw_writew */"
  220. : /* no outputs */
  221. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  222. }
  223. static inline void _raw_writel(u32 l, unsigned long addr)
  224. {
  225. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_raw_writel */"
  226. : /* no outputs */
  227. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  228. }
  229. static inline void _raw_writeq(u64 q, unsigned long addr)
  230. {
  231. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_raw_writeq */"
  232. : /* no outputs */
  233. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  234. }
  235. #define __raw_readb(__addr) (_raw_readb((unsigned long)(__addr)))
  236. #define __raw_readw(__addr) (_raw_readw((unsigned long)(__addr)))
  237. #define __raw_readl(__addr) (_raw_readl((unsigned long)(__addr)))
  238. #define __raw_readq(__addr) (_raw_readq((unsigned long)(__addr)))
  239. #define __raw_writeb(__b, __addr) (_raw_writeb((u8)(__b), (unsigned long)(__addr)))
  240. #define __raw_writew(__w, __addr) (_raw_writew((u16)(__w), (unsigned long)(__addr)))
  241. #define __raw_writel(__l, __addr) (_raw_writel((u32)(__l), (unsigned long)(__addr)))
  242. #define __raw_writeq(__q, __addr) (_raw_writeq((u64)(__q), (unsigned long)(__addr)))
  243. /* Valid I/O Space regions are anywhere, because each PCI bus supported
  244. * can live in an arbitrary area of the physical address range.
  245. */
  246. #define IO_SPACE_LIMIT 0xffffffffffffffffUL
  247. /* Now, SBUS variants, only difference from PCI is that we do
  248. * not use little-endian ASIs.
  249. */
  250. static inline u8 _sbus_readb(const volatile void __iomem *addr)
  251. {
  252. u8 ret;
  253. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* sbus_readb */"
  254. : "=r" (ret)
  255. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  256. : "memory");
  257. return ret;
  258. }
  259. static inline u16 _sbus_readw(const volatile void __iomem *addr)
  260. {
  261. u16 ret;
  262. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* sbus_readw */"
  263. : "=r" (ret)
  264. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  265. : "memory");
  266. return ret;
  267. }
  268. static inline u32 _sbus_readl(const volatile void __iomem *addr)
  269. {
  270. u32 ret;
  271. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* sbus_readl */"
  272. : "=r" (ret)
  273. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  274. : "memory");
  275. return ret;
  276. }
  277. static inline u64 _sbus_readq(const volatile void __iomem *addr)
  278. {
  279. u64 ret;
  280. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* sbus_readq */"
  281. : "=r" (ret)
  282. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  283. : "memory");
  284. return ret;
  285. }
  286. static inline void _sbus_writeb(u8 b, volatile void __iomem *addr)
  287. {
  288. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* sbus_writeb */"
  289. : /* no outputs */
  290. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  291. : "memory");
  292. }
  293. static inline void _sbus_writew(u16 w, volatile void __iomem *addr)
  294. {
  295. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* sbus_writew */"
  296. : /* no outputs */
  297. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  298. : "memory");
  299. }
  300. static inline void _sbus_writel(u32 l, volatile void __iomem *addr)
  301. {
  302. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* sbus_writel */"
  303. : /* no outputs */
  304. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  305. : "memory");
  306. }
  307. static inline void _sbus_writeq(u64 l, volatile void __iomem *addr)
  308. {
  309. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* sbus_writeq */"
  310. : /* no outputs */
  311. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E)
  312. : "memory");
  313. }
  314. #define sbus_readb(__addr) _sbus_readb(__addr)
  315. #define sbus_readw(__addr) _sbus_readw(__addr)
  316. #define sbus_readl(__addr) _sbus_readl(__addr)
  317. #define sbus_readq(__addr) _sbus_readq(__addr)
  318. #define sbus_writeb(__b, __addr) _sbus_writeb(__b, __addr)
  319. #define sbus_writew(__w, __addr) _sbus_writew(__w, __addr)
  320. #define sbus_writel(__l, __addr) _sbus_writel(__l, __addr)
  321. #define sbus_writeq(__l, __addr) _sbus_writeq(__l, __addr)
  322. static inline void _sbus_memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  323. {
  324. while(n--) {
  325. sbus_writeb(c, dst);
  326. dst++;
  327. }
  328. }
  329. #define sbus_memset_io(d,c,sz) _sbus_memset_io(d,c,sz)
  330. static inline void
  331. _memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  332. {
  333. volatile void __iomem *d = dst;
  334. while (n--) {
  335. writeb(c, d);
  336. d++;
  337. }
  338. }
  339. #define memset_io(d,c,sz) _memset_io(d,c,sz)
  340. static inline void
  341. _memcpy_fromio(void *dst, const volatile void __iomem *src, __kernel_size_t n)
  342. {
  343. char *d = dst;
  344. while (n--) {
  345. char tmp = readb(src);
  346. *d++ = tmp;
  347. src++;
  348. }
  349. }
  350. #define memcpy_fromio(d,s,sz) _memcpy_fromio(d,s,sz)
  351. static inline void
  352. _memcpy_toio(volatile void __iomem *dst, const void *src, __kernel_size_t n)
  353. {
  354. const char *s = src;
  355. volatile void __iomem *d = dst;
  356. while (n--) {
  357. char tmp = *s++;
  358. writeb(tmp, d);
  359. d++;
  360. }
  361. }
  362. #define memcpy_toio(d,s,sz) _memcpy_toio(d,s,sz)
  363. #define mmiowb()
  364. #ifdef __KERNEL__
  365. /* On sparc64 we have the whole physical IO address space accessible
  366. * using physically addressed loads and stores, so this does nothing.
  367. */
  368. static inline void __iomem *ioremap(unsigned long offset, unsigned long size)
  369. {
  370. return (void __iomem *)offset;
  371. }
  372. #define ioremap_nocache(X,Y) ioremap((X),(Y))
  373. #define ioremap_wc(X,Y) ioremap((X),(Y))
  374. static inline void iounmap(volatile void __iomem *addr)
  375. {
  376. }
  377. #define ioread8(X) readb(X)
  378. #define ioread16(X) readw(X)
  379. #define ioread32(X) readl(X)
  380. #define iowrite8(val,X) writeb(val,X)
  381. #define iowrite16(val,X) writew(val,X)
  382. #define iowrite32(val,X) writel(val,X)
  383. /* Create a virtual mapping cookie for an IO port range */
  384. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  385. extern void ioport_unmap(void __iomem *);
  386. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  387. struct pci_dev;
  388. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  389. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  390. static inline int sbus_can_dma_64bit(void)
  391. {
  392. return 1;
  393. }
  394. static inline int sbus_can_burst64(void)
  395. {
  396. return 1;
  397. }
  398. struct device;
  399. extern void sbus_set_sbus64(struct device *, int);
  400. /*
  401. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  402. * access
  403. */
  404. #define xlate_dev_mem_ptr(p) __va(p)
  405. /*
  406. * Convert a virtual cached pointer to an uncached pointer
  407. */
  408. #define xlate_dev_kmem_ptr(p) p
  409. #endif
  410. #endif /* !(__SPARC64_IO_H) */