tlb-sh3.c 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * arch/sh/mm/tlb-sh3.c
  3. *
  4. * SH-3 specific TLB operations
  5. *
  6. * Copyright (C) 1999 Niibe Yutaka
  7. * Copyright (C) 2002 Paul Mundt
  8. *
  9. * Released under the terms of the GNU GPL v2.0.
  10. */
  11. #include <linux/signal.h>
  12. #include <linux/sched.h>
  13. #include <linux/kernel.h>
  14. #include <linux/errno.h>
  15. #include <linux/string.h>
  16. #include <linux/types.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/mman.h>
  19. #include <linux/mm.h>
  20. #include <linux/smp.h>
  21. #include <linux/interrupt.h>
  22. #include <asm/system.h>
  23. #include <asm/io.h>
  24. #include <asm/uaccess.h>
  25. #include <asm/pgalloc.h>
  26. #include <asm/mmu_context.h>
  27. #include <asm/cacheflush.h>
  28. void update_mmu_cache(struct vm_area_struct * vma,
  29. unsigned long address, pte_t pte)
  30. {
  31. unsigned long flags;
  32. unsigned long pteval;
  33. unsigned long vpn;
  34. /* Ptrace may call this routine. */
  35. if (vma && current->active_mm != vma->vm_mm)
  36. return;
  37. #if defined(CONFIG_SH7705_CACHE_32KB)
  38. {
  39. struct page *page = pte_page(pte);
  40. unsigned long pfn = pte_pfn(pte);
  41. if (pfn_valid(pfn) && !test_bit(PG_mapped, &page->flags)) {
  42. unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
  43. __flush_wback_region((void *)P1SEGADDR(phys),
  44. PAGE_SIZE);
  45. __set_bit(PG_mapped, &page->flags);
  46. }
  47. }
  48. #endif
  49. local_irq_save(flags);
  50. /* Set PTEH register */
  51. vpn = (address & MMU_VPN_MASK) | get_asid();
  52. ctrl_outl(vpn, MMU_PTEH);
  53. pteval = pte_val(pte);
  54. /* Set PTEL register */
  55. pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
  56. /* conveniently, we want all the software flags to be 0 anyway */
  57. ctrl_outl(pteval, MMU_PTEL);
  58. /* Load the TLB */
  59. asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
  60. local_irq_restore(flags);
  61. }
  62. void local_flush_tlb_one(unsigned long asid, unsigned long page)
  63. {
  64. unsigned long addr, data;
  65. int i, ways = MMU_NTLB_WAYS;
  66. /*
  67. * NOTE: PTEH.ASID should be set to this MM
  68. * _AND_ we need to write ASID to the array.
  69. *
  70. * It would be simple if we didn't need to set PTEH.ASID...
  71. */
  72. addr = MMU_TLB_ADDRESS_ARRAY | (page & 0x1F000);
  73. data = (page & 0xfffe0000) | asid; /* VALID bit is off */
  74. if ((current_cpu_data.flags & CPU_HAS_MMU_PAGE_ASSOC)) {
  75. addr |= MMU_PAGE_ASSOC_BIT;
  76. ways = 1; /* we already know the way .. */
  77. }
  78. for (i = 0; i < ways; i++)
  79. ctrl_outl(data, addr + (i << 8));
  80. }