setup-sh7723.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. /*
  2. * SH7723 Setup
  3. *
  4. * Copyright (C) 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/mm.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/uio_driver.h>
  16. #include <linux/usb/r8a66597.h>
  17. #include <linux/sh_timer.h>
  18. #include <linux/io.h>
  19. #include <asm/clock.h>
  20. #include <asm/mmzone.h>
  21. static struct uio_info vpu_platform_data = {
  22. .name = "VPU5",
  23. .version = "0",
  24. .irq = 60,
  25. };
  26. static struct resource vpu_resources[] = {
  27. [0] = {
  28. .name = "VPU",
  29. .start = 0xfe900000,
  30. .end = 0xfe902807,
  31. .flags = IORESOURCE_MEM,
  32. },
  33. [1] = {
  34. /* place holder for contiguous memory */
  35. },
  36. };
  37. static struct platform_device vpu_device = {
  38. .name = "uio_pdrv_genirq",
  39. .id = 0,
  40. .dev = {
  41. .platform_data = &vpu_platform_data,
  42. },
  43. .resource = vpu_resources,
  44. .num_resources = ARRAY_SIZE(vpu_resources),
  45. };
  46. static struct uio_info veu0_platform_data = {
  47. .name = "VEU2H",
  48. .version = "0",
  49. .irq = 54,
  50. };
  51. static struct resource veu0_resources[] = {
  52. [0] = {
  53. .name = "VEU2H0",
  54. .start = 0xfe920000,
  55. .end = 0xfe92027b,
  56. .flags = IORESOURCE_MEM,
  57. },
  58. [1] = {
  59. /* place holder for contiguous memory */
  60. },
  61. };
  62. static struct platform_device veu0_device = {
  63. .name = "uio_pdrv_genirq",
  64. .id = 1,
  65. .dev = {
  66. .platform_data = &veu0_platform_data,
  67. },
  68. .resource = veu0_resources,
  69. .num_resources = ARRAY_SIZE(veu0_resources),
  70. };
  71. static struct uio_info veu1_platform_data = {
  72. .name = "VEU2H",
  73. .version = "0",
  74. .irq = 27,
  75. };
  76. static struct resource veu1_resources[] = {
  77. [0] = {
  78. .name = "VEU2H1",
  79. .start = 0xfe924000,
  80. .end = 0xfe92427b,
  81. .flags = IORESOURCE_MEM,
  82. },
  83. [1] = {
  84. /* place holder for contiguous memory */
  85. },
  86. };
  87. static struct platform_device veu1_device = {
  88. .name = "uio_pdrv_genirq",
  89. .id = 2,
  90. .dev = {
  91. .platform_data = &veu1_platform_data,
  92. },
  93. .resource = veu1_resources,
  94. .num_resources = ARRAY_SIZE(veu1_resources),
  95. };
  96. static struct sh_timer_config cmt_platform_data = {
  97. .name = "CMT",
  98. .channel_offset = 0x60,
  99. .timer_bit = 5,
  100. .clk = "cmt0",
  101. .clockevent_rating = 125,
  102. .clocksource_rating = 125,
  103. };
  104. static struct resource cmt_resources[] = {
  105. [0] = {
  106. .name = "CMT",
  107. .start = 0x044a0060,
  108. .end = 0x044a006b,
  109. .flags = IORESOURCE_MEM,
  110. },
  111. [1] = {
  112. .start = 104,
  113. .flags = IORESOURCE_IRQ,
  114. },
  115. };
  116. static struct platform_device cmt_device = {
  117. .name = "sh_cmt",
  118. .id = 0,
  119. .dev = {
  120. .platform_data = &cmt_platform_data,
  121. },
  122. .resource = cmt_resources,
  123. .num_resources = ARRAY_SIZE(cmt_resources),
  124. };
  125. static struct sh_timer_config tmu0_platform_data = {
  126. .name = "TMU0",
  127. .channel_offset = 0x04,
  128. .timer_bit = 0,
  129. .clk = "tmu0",
  130. .clockevent_rating = 200,
  131. };
  132. static struct resource tmu0_resources[] = {
  133. [0] = {
  134. .name = "TMU0",
  135. .start = 0xffd80008,
  136. .end = 0xffd80013,
  137. .flags = IORESOURCE_MEM,
  138. },
  139. [1] = {
  140. .start = 16,
  141. .flags = IORESOURCE_IRQ,
  142. },
  143. };
  144. static struct platform_device tmu0_device = {
  145. .name = "sh_tmu",
  146. .id = 0,
  147. .dev = {
  148. .platform_data = &tmu0_platform_data,
  149. },
  150. .resource = tmu0_resources,
  151. .num_resources = ARRAY_SIZE(tmu0_resources),
  152. };
  153. static struct sh_timer_config tmu1_platform_data = {
  154. .name = "TMU1",
  155. .channel_offset = 0x10,
  156. .timer_bit = 1,
  157. .clk = "tmu0",
  158. .clocksource_rating = 200,
  159. };
  160. static struct resource tmu1_resources[] = {
  161. [0] = {
  162. .name = "TMU1",
  163. .start = 0xffd80014,
  164. .end = 0xffd8001f,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. [1] = {
  168. .start = 17,
  169. .flags = IORESOURCE_IRQ,
  170. },
  171. };
  172. static struct platform_device tmu1_device = {
  173. .name = "sh_tmu",
  174. .id = 1,
  175. .dev = {
  176. .platform_data = &tmu1_platform_data,
  177. },
  178. .resource = tmu1_resources,
  179. .num_resources = ARRAY_SIZE(tmu1_resources),
  180. };
  181. static struct sh_timer_config tmu2_platform_data = {
  182. .name = "TMU2",
  183. .channel_offset = 0x1c,
  184. .timer_bit = 2,
  185. .clk = "tmu0",
  186. };
  187. static struct resource tmu2_resources[] = {
  188. [0] = {
  189. .name = "TMU2",
  190. .start = 0xffd80020,
  191. .end = 0xffd8002b,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. [1] = {
  195. .start = 18,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. };
  199. static struct platform_device tmu2_device = {
  200. .name = "sh_tmu",
  201. .id = 2,
  202. .dev = {
  203. .platform_data = &tmu2_platform_data,
  204. },
  205. .resource = tmu2_resources,
  206. .num_resources = ARRAY_SIZE(tmu2_resources),
  207. };
  208. static struct sh_timer_config tmu3_platform_data = {
  209. .name = "TMU3",
  210. .channel_offset = 0x04,
  211. .timer_bit = 0,
  212. .clk = "tmu1",
  213. };
  214. static struct resource tmu3_resources[] = {
  215. [0] = {
  216. .name = "TMU3",
  217. .start = 0xffd90008,
  218. .end = 0xffd90013,
  219. .flags = IORESOURCE_MEM,
  220. },
  221. [1] = {
  222. .start = 57,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. };
  226. static struct platform_device tmu3_device = {
  227. .name = "sh_tmu",
  228. .id = 3,
  229. .dev = {
  230. .platform_data = &tmu3_platform_data,
  231. },
  232. .resource = tmu3_resources,
  233. .num_resources = ARRAY_SIZE(tmu3_resources),
  234. };
  235. static struct sh_timer_config tmu4_platform_data = {
  236. .name = "TMU4",
  237. .channel_offset = 0x10,
  238. .timer_bit = 1,
  239. .clk = "tmu1",
  240. };
  241. static struct resource tmu4_resources[] = {
  242. [0] = {
  243. .name = "TMU4",
  244. .start = 0xffd90014,
  245. .end = 0xffd9001f,
  246. .flags = IORESOURCE_MEM,
  247. },
  248. [1] = {
  249. .start = 58,
  250. .flags = IORESOURCE_IRQ,
  251. },
  252. };
  253. static struct platform_device tmu4_device = {
  254. .name = "sh_tmu",
  255. .id = 4,
  256. .dev = {
  257. .platform_data = &tmu4_platform_data,
  258. },
  259. .resource = tmu4_resources,
  260. .num_resources = ARRAY_SIZE(tmu4_resources),
  261. };
  262. static struct sh_timer_config tmu5_platform_data = {
  263. .name = "TMU5",
  264. .channel_offset = 0x1c,
  265. .timer_bit = 2,
  266. .clk = "tmu1",
  267. };
  268. static struct resource tmu5_resources[] = {
  269. [0] = {
  270. .name = "TMU5",
  271. .start = 0xffd90020,
  272. .end = 0xffd9002b,
  273. .flags = IORESOURCE_MEM,
  274. },
  275. [1] = {
  276. .start = 57,
  277. .flags = IORESOURCE_IRQ,
  278. },
  279. };
  280. static struct platform_device tmu5_device = {
  281. .name = "sh_tmu",
  282. .id = 5,
  283. .dev = {
  284. .platform_data = &tmu5_platform_data,
  285. },
  286. .resource = tmu5_resources,
  287. .num_resources = ARRAY_SIZE(tmu5_resources),
  288. };
  289. static struct plat_sci_port sci_platform_data[] = {
  290. {
  291. .mapbase = 0xffe00000,
  292. .flags = UPF_BOOT_AUTOCONF,
  293. .type = PORT_SCIF,
  294. .irqs = { 80, 80, 80, 80 },
  295. .clk = "scif0",
  296. },{
  297. .mapbase = 0xffe10000,
  298. .flags = UPF_BOOT_AUTOCONF,
  299. .type = PORT_SCIF,
  300. .irqs = { 81, 81, 81, 81 },
  301. .clk = "scif1",
  302. },{
  303. .mapbase = 0xffe20000,
  304. .flags = UPF_BOOT_AUTOCONF,
  305. .type = PORT_SCIF,
  306. .irqs = { 82, 82, 82, 82 },
  307. .clk = "scif2",
  308. },{
  309. .mapbase = 0xa4e30000,
  310. .flags = UPF_BOOT_AUTOCONF,
  311. .type = PORT_SCIFA,
  312. .irqs = { 56, 56, 56, 56 },
  313. .clk = "scif3",
  314. },{
  315. .mapbase = 0xa4e40000,
  316. .flags = UPF_BOOT_AUTOCONF,
  317. .type = PORT_SCIFA,
  318. .irqs = { 88, 88, 88, 88 },
  319. .clk = "scif4",
  320. },{
  321. .mapbase = 0xa4e50000,
  322. .flags = UPF_BOOT_AUTOCONF,
  323. .type = PORT_SCIFA,
  324. .irqs = { 109, 109, 109, 109 },
  325. .clk = "scif5",
  326. }, {
  327. .flags = 0,
  328. }
  329. };
  330. static struct platform_device sci_device = {
  331. .name = "sh-sci",
  332. .id = -1,
  333. .dev = {
  334. .platform_data = sci_platform_data,
  335. },
  336. };
  337. static struct resource rtc_resources[] = {
  338. [0] = {
  339. .start = 0xa465fec0,
  340. .end = 0xa465fec0 + 0x58 - 1,
  341. .flags = IORESOURCE_IO,
  342. },
  343. [1] = {
  344. /* Period IRQ */
  345. .start = 69,
  346. .flags = IORESOURCE_IRQ,
  347. },
  348. [2] = {
  349. /* Carry IRQ */
  350. .start = 70,
  351. .flags = IORESOURCE_IRQ,
  352. },
  353. [3] = {
  354. /* Alarm IRQ */
  355. .start = 68,
  356. .flags = IORESOURCE_IRQ,
  357. },
  358. };
  359. static struct platform_device rtc_device = {
  360. .name = "sh-rtc",
  361. .id = -1,
  362. .num_resources = ARRAY_SIZE(rtc_resources),
  363. .resource = rtc_resources,
  364. };
  365. static struct r8a66597_platdata r8a66597_data = {
  366. /* This set zero to all members */
  367. };
  368. static struct resource sh7723_usb_host_resources[] = {
  369. [0] = {
  370. .start = 0xa4d80000,
  371. .end = 0xa4d800ff,
  372. .flags = IORESOURCE_MEM,
  373. },
  374. [1] = {
  375. .start = 65,
  376. .end = 65,
  377. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  378. },
  379. };
  380. static struct platform_device sh7723_usb_host_device = {
  381. .name = "r8a66597_hcd",
  382. .id = 0,
  383. .dev = {
  384. .dma_mask = NULL, /* not use dma */
  385. .coherent_dma_mask = 0xffffffff,
  386. .platform_data = &r8a66597_data,
  387. },
  388. .num_resources = ARRAY_SIZE(sh7723_usb_host_resources),
  389. .resource = sh7723_usb_host_resources,
  390. };
  391. static struct resource iic_resources[] = {
  392. [0] = {
  393. .name = "IIC",
  394. .start = 0x04470000,
  395. .end = 0x04470017,
  396. .flags = IORESOURCE_MEM,
  397. },
  398. [1] = {
  399. .start = 96,
  400. .end = 99,
  401. .flags = IORESOURCE_IRQ,
  402. },
  403. };
  404. static struct platform_device iic_device = {
  405. .name = "i2c-sh_mobile",
  406. .id = 0, /* "i2c0" clock */
  407. .num_resources = ARRAY_SIZE(iic_resources),
  408. .resource = iic_resources,
  409. };
  410. static struct platform_device *sh7723_devices[] __initdata = {
  411. &cmt_device,
  412. &tmu0_device,
  413. &tmu1_device,
  414. &tmu2_device,
  415. &tmu3_device,
  416. &tmu4_device,
  417. &tmu5_device,
  418. &sci_device,
  419. &rtc_device,
  420. &iic_device,
  421. &sh7723_usb_host_device,
  422. &vpu_device,
  423. &veu0_device,
  424. &veu1_device,
  425. };
  426. static int __init sh7723_devices_setup(void)
  427. {
  428. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  429. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  430. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  431. return platform_add_devices(sh7723_devices,
  432. ARRAY_SIZE(sh7723_devices));
  433. }
  434. __initcall(sh7723_devices_setup);
  435. static struct platform_device *sh7723_early_devices[] __initdata = {
  436. &cmt_device,
  437. &tmu0_device,
  438. &tmu1_device,
  439. &tmu2_device,
  440. &tmu3_device,
  441. &tmu4_device,
  442. &tmu5_device,
  443. };
  444. void __init plat_early_device_setup(void)
  445. {
  446. early_platform_add_devices(sh7723_early_devices,
  447. ARRAY_SIZE(sh7723_early_devices));
  448. }
  449. #define RAMCR_CACHE_L2FC 0x0002
  450. #define RAMCR_CACHE_L2E 0x0001
  451. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  452. void __uses_jump_to_uncached l2_cache_init(void)
  453. {
  454. /* Enable L2 cache */
  455. ctrl_outl(L2_CACHE_ENABLE, RAMCR);
  456. }
  457. enum {
  458. UNUSED=0,
  459. /* interrupt sources */
  460. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  461. HUDI,
  462. DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3,
  463. _2DG_TRI,_2DG_INI,_2DG_CEI,
  464. DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3,
  465. VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI,
  466. SCIFA_SCIFA0,
  467. VPU_VPUI,
  468. TPU_TPUI,
  469. ADC_ADI,
  470. USB_USI0,
  471. RTC_ATI,RTC_PRI,RTC_CUI,
  472. DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR,
  473. DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR,
  474. KEYSC_KEYI,
  475. SCIF_SCIF0,SCIF_SCIF1,SCIF_SCIF2,
  476. MSIOF_MSIOFI0,MSIOF_MSIOFI1,
  477. SCIFA_SCIFA1,
  478. FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I,
  479. I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI,
  480. SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2,
  481. CMT_CMTI,
  482. TSIF_TSIFI,
  483. SIU_SIUI,
  484. SCIFA_SCIFA2,
  485. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  486. IRDA_IRDAI,
  487. ATAPI_ATAPII,
  488. SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2,
  489. VEU2H1_VEU2HI,
  490. LCDC_LCDCI,
  491. TMU1_TUNI0,TMU1_TUNI1,TMU1_TUNI2,
  492. /* interrupt groups */
  493. DMAC1A, DMAC0A, VIO, DMAC0B, FLCTL, I2C, _2DG,
  494. SDHI1, RTC, DMAC1B, SDHI0,
  495. };
  496. static struct intc_vect vectors[] __initdata = {
  497. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  498. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  499. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  500. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  501. INTC_VECT(DMAC1A_DEI0,0x700),
  502. INTC_VECT(DMAC1A_DEI1,0x720),
  503. INTC_VECT(DMAC1A_DEI2,0x740),
  504. INTC_VECT(DMAC1A_DEI3,0x760),
  505. INTC_VECT(_2DG_TRI, 0x780),
  506. INTC_VECT(_2DG_INI, 0x7A0),
  507. INTC_VECT(_2DG_CEI, 0x7C0),
  508. INTC_VECT(DMAC0A_DEI0,0x800),
  509. INTC_VECT(DMAC0A_DEI1,0x820),
  510. INTC_VECT(DMAC0A_DEI2,0x840),
  511. INTC_VECT(DMAC0A_DEI3,0x860),
  512. INTC_VECT(VIO_CEUI,0x880),
  513. INTC_VECT(VIO_BEUI,0x8A0),
  514. INTC_VECT(VIO_VEU2HI,0x8C0),
  515. INTC_VECT(VIO_VOUI,0x8E0),
  516. INTC_VECT(SCIFA_SCIFA0,0x900),
  517. INTC_VECT(VPU_VPUI,0x980),
  518. INTC_VECT(TPU_TPUI,0x9A0),
  519. INTC_VECT(ADC_ADI,0x9E0),
  520. INTC_VECT(USB_USI0,0xA20),
  521. INTC_VECT(RTC_ATI,0xA80),
  522. INTC_VECT(RTC_PRI,0xAA0),
  523. INTC_VECT(RTC_CUI,0xAC0),
  524. INTC_VECT(DMAC1B_DEI4,0xB00),
  525. INTC_VECT(DMAC1B_DEI5,0xB20),
  526. INTC_VECT(DMAC1B_DADERR,0xB40),
  527. INTC_VECT(DMAC0B_DEI4,0xB80),
  528. INTC_VECT(DMAC0B_DEI5,0xBA0),
  529. INTC_VECT(DMAC0B_DADERR,0xBC0),
  530. INTC_VECT(KEYSC_KEYI,0xBE0),
  531. INTC_VECT(SCIF_SCIF0,0xC00),
  532. INTC_VECT(SCIF_SCIF1,0xC20),
  533. INTC_VECT(SCIF_SCIF2,0xC40),
  534. INTC_VECT(MSIOF_MSIOFI0,0xC80),
  535. INTC_VECT(MSIOF_MSIOFI1,0xCA0),
  536. INTC_VECT(SCIFA_SCIFA1,0xD00),
  537. INTC_VECT(FLCTL_FLSTEI,0xD80),
  538. INTC_VECT(FLCTL_FLTENDI,0xDA0),
  539. INTC_VECT(FLCTL_FLTREQ0I,0xDC0),
  540. INTC_VECT(FLCTL_FLTREQ1I,0xDE0),
  541. INTC_VECT(I2C_ALI,0xE00),
  542. INTC_VECT(I2C_TACKI,0xE20),
  543. INTC_VECT(I2C_WAITI,0xE40),
  544. INTC_VECT(I2C_DTEI,0xE60),
  545. INTC_VECT(SDHI0_SDHII0,0xE80),
  546. INTC_VECT(SDHI0_SDHII1,0xEA0),
  547. INTC_VECT(SDHI0_SDHII2,0xEC0),
  548. INTC_VECT(CMT_CMTI,0xF00),
  549. INTC_VECT(TSIF_TSIFI,0xF20),
  550. INTC_VECT(SIU_SIUI,0xF80),
  551. INTC_VECT(SCIFA_SCIFA2,0xFA0),
  552. INTC_VECT(TMU0_TUNI0,0x400),
  553. INTC_VECT(TMU0_TUNI1,0x420),
  554. INTC_VECT(TMU0_TUNI2,0x440),
  555. INTC_VECT(IRDA_IRDAI,0x480),
  556. INTC_VECT(ATAPI_ATAPII,0x4A0),
  557. INTC_VECT(SDHI1_SDHII0,0x4E0),
  558. INTC_VECT(SDHI1_SDHII1,0x500),
  559. INTC_VECT(SDHI1_SDHII2,0x520),
  560. INTC_VECT(VEU2H1_VEU2HI,0x560),
  561. INTC_VECT(LCDC_LCDCI,0x580),
  562. INTC_VECT(TMU1_TUNI0,0x920),
  563. INTC_VECT(TMU1_TUNI1,0x940),
  564. INTC_VECT(TMU1_TUNI2,0x960),
  565. };
  566. static struct intc_group groups[] __initdata = {
  567. INTC_GROUP(DMAC1A,DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3),
  568. INTC_GROUP(DMAC0A,DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3),
  569. INTC_GROUP(VIO, VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI),
  570. INTC_GROUP(DMAC0B, DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR),
  571. INTC_GROUP(FLCTL,FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I),
  572. INTC_GROUP(I2C,I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI),
  573. INTC_GROUP(_2DG, _2DG_TRI,_2DG_INI,_2DG_CEI),
  574. INTC_GROUP(SDHI1, SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2),
  575. INTC_GROUP(RTC, RTC_ATI,RTC_PRI,RTC_CUI),
  576. INTC_GROUP(DMAC1B, DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR),
  577. INTC_GROUP(SDHI0,SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2),
  578. };
  579. static struct intc_mask_reg mask_registers[] __initdata = {
  580. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  581. { 0, TMU1_TUNI2,TMU1_TUNI1,TMU1_TUNI0,0,SDHI1_SDHII2,SDHI1_SDHII1,SDHI1_SDHII0} },
  582. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  583. { VIO_VOUI, VIO_VEU2HI,VIO_BEUI,VIO_CEUI,DMAC0A_DEI3,DMAC0A_DEI2,DMAC0A_DEI1,DMAC0A_DEI0 } },
  584. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  585. { 0, 0, 0, VPU_VPUI,0,0,0,SCIFA_SCIFA0 } },
  586. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  587. { DMAC1A_DEI3,DMAC1A_DEI2,DMAC1A_DEI1,DMAC1A_DEI0,0,0,0,IRDA_IRDAI } },
  588. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  589. { 0,TMU0_TUNI2,TMU0_TUNI1,TMU0_TUNI0,VEU2H1_VEU2HI,0,0,LCDC_LCDCI } },
  590. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  591. { KEYSC_KEYI,DMAC0B_DADERR,DMAC0B_DEI5,DMAC0B_DEI4,0,SCIF_SCIF2,SCIF_SCIF1,SCIF_SCIF0 } },
  592. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  593. { 0,0,0,SCIFA_SCIFA1,ADC_ADI,0,MSIOF_MSIOFI1,MSIOF_MSIOFI0 } },
  594. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  595. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  596. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  597. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  598. { 0,SDHI0_SDHII2,SDHI0_SDHII1,SDHI0_SDHII0,0,0,SCIFA_SCIFA2,SIU_SIUI } },
  599. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  600. { 0, 0, 0, CMT_CMTI, 0, 0, USB_USI0,0 } },
  601. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  602. { 0, DMAC1B_DADERR,DMAC1B_DEI5,DMAC1B_DEI4,0,RTC_ATI,RTC_PRI,RTC_CUI } },
  603. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  604. { 0,_2DG_CEI,_2DG_INI,_2DG_TRI,0,TPU_TPUI,0,TSIF_TSIFI } },
  605. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  606. { 0,0,0,0,0,0,0,ATAPI_ATAPII } },
  607. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  608. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  609. };
  610. static struct intc_prio_reg prio_registers[] __initdata = {
  611. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2, IRDA_IRDAI } },
  612. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2H1_VEU2HI, LCDC_LCDCI, DMAC1A, 0} },
  613. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2, 0} },
  614. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  615. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA_SCIFA0, VPU_VPUI } },
  616. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B, USB_USI0, CMT_CMTI } },
  617. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,0 } },
  618. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0,MSIOF_MSIOFI1, FLCTL, I2C } },
  619. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA_SCIFA1,0,TSIF_TSIFI,_2DG } },
  620. { 0xa4080024, 0, 16, 4, /* IPRJ */ { ADC_ADI,0,SIU_SIUI,SDHI1 } },
  621. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC,DMAC1B,0,SDHI0 } },
  622. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA_SCIFA2,0,TPU_TPUI,ATAPI_ATAPII } },
  623. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  624. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  625. };
  626. static struct intc_sense_reg sense_registers[] __initdata = {
  627. { 0xa414001c, 16, 2, /* ICR1 */
  628. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  629. };
  630. static struct intc_mask_reg ack_registers[] __initdata = {
  631. { 0xa4140024, 0, 8, /* INTREQ00 */
  632. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  633. };
  634. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7723", vectors, groups,
  635. mask_registers, prio_registers, sense_registers,
  636. ack_registers);
  637. void __init plat_irq_setup(void)
  638. {
  639. register_intc_controller(&intc_desc);
  640. }