cacheflush.h 1.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546
  1. /*
  2. * include/asm-sh/cpu-sh3/cacheflush.h
  3. *
  4. * Copyright (C) 1999 Niibe Yutaka
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef __ASM_CPU_SH3_CACHEFLUSH_H
  11. #define __ASM_CPU_SH3_CACHEFLUSH_H
  12. #if defined(CONFIG_SH7705_CACHE_32KB)
  13. /* SH7705 is an SH3 processor with 32KB cache. This has alias issues like the
  14. * SH4. Unlike the SH4 this is a unified cache so we need to do some work
  15. * in mmap when 'exec'ing a new binary
  16. */
  17. /* 32KB cache, 4kb PAGE sizes need to check bit 12 */
  18. #define CACHE_ALIAS 0x00001000
  19. #define PG_mapped PG_arch_1
  20. void flush_cache_all(void);
  21. void flush_cache_mm(struct mm_struct *mm);
  22. #define flush_cache_dup_mm(mm) flush_cache_mm(mm)
  23. void flush_cache_range(struct vm_area_struct *vma, unsigned long start,
  24. unsigned long end);
  25. void flush_cache_page(struct vm_area_struct *vma, unsigned long addr, unsigned long pfn);
  26. void flush_dcache_page(struct page *pg);
  27. void flush_icache_range(unsigned long start, unsigned long end);
  28. void flush_icache_page(struct vm_area_struct *vma, struct page *page);
  29. #define flush_dcache_mmap_lock(mapping) do { } while (0)
  30. #define flush_dcache_mmap_unlock(mapping) do { } while (0)
  31. /* SH3 has unified cache so no special action needed here */
  32. #define flush_cache_sigtramp(vaddr) do { } while (0)
  33. #define flush_icache_user_range(vma,pg,adr,len) do { } while (0)
  34. #define p3_cache_init() do { } while (0)
  35. #else
  36. #include <cpu-common/cpu/cacheflush.h>
  37. #endif
  38. #endif /* __ASM_CPU_SH3_CACHEFLUSH_H */