tsi108_pci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * Common routines for Tundra Semiconductor TSI108 host bridge.
  3. *
  4. * 2004-2005 (c) Tundra Semiconductor Corp.
  5. * Author: Alex Bounine (alexandreb@tundra.com)
  6. * Author: Roy Zang (tie-fei.zang@freescale.com)
  7. * Add pci interrupt router host
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/slab.h>
  27. #include <linux/irq.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/io.h>
  31. #include <asm/irq.h>
  32. #include <asm/uaccess.h>
  33. #include <asm/machdep.h>
  34. #include <asm/pci-bridge.h>
  35. #include <asm/tsi108.h>
  36. #include <asm/tsi108_pci.h>
  37. #include <asm/tsi108_irq.h>
  38. #include <asm/prom.h>
  39. #undef DEBUG
  40. #ifdef DEBUG
  41. #define DBG(x...) printk(x)
  42. #else
  43. #define DBG(x...)
  44. #endif
  45. #define tsi_mk_config_addr(bus, devfunc, offset) \
  46. ((((bus)<<16) | ((devfunc)<<8) | (offset & 0xfc)) + tsi108_pci_cfg_base)
  47. u32 tsi108_pci_cfg_base;
  48. static u32 tsi108_pci_cfg_phys;
  49. u32 tsi108_csr_vir_base;
  50. static struct irq_host *pci_irq_host;
  51. extern u32 get_vir_csrbase(void);
  52. extern u32 tsi108_read_reg(u32 reg_offset);
  53. extern void tsi108_write_reg(u32 reg_offset, u32 val);
  54. int
  55. tsi108_direct_write_config(struct pci_bus *bus, unsigned int devfunc,
  56. int offset, int len, u32 val)
  57. {
  58. volatile unsigned char *cfg_addr;
  59. struct pci_controller *hose = pci_bus_to_host(bus);
  60. if (ppc_md.pci_exclude_device)
  61. if (ppc_md.pci_exclude_device(hose, bus->number, devfunc))
  62. return PCIBIOS_DEVICE_NOT_FOUND;
  63. cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
  64. devfunc, offset) |
  65. (offset & 0x03));
  66. #ifdef DEBUG
  67. printk("PCI CFG write : ");
  68. printk("%d:0x%x:0x%x ", bus->number, devfunc, offset);
  69. printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
  70. printk("data = 0x%08x\n", val);
  71. #endif
  72. switch (len) {
  73. case 1:
  74. out_8((u8 *) cfg_addr, val);
  75. break;
  76. case 2:
  77. out_le16((u16 *) cfg_addr, val);
  78. break;
  79. default:
  80. out_le32((u32 *) cfg_addr, val);
  81. break;
  82. }
  83. return PCIBIOS_SUCCESSFUL;
  84. }
  85. void tsi108_clear_pci_error(u32 pci_cfg_base)
  86. {
  87. u32 err_stat, err_addr, pci_stat;
  88. /*
  89. * Quietly clear PB and PCI error flags set as result
  90. * of PCI/X configuration read requests.
  91. */
  92. /* Read PB Error Log Registers */
  93. err_stat = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS);
  94. err_addr = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_AERR);
  95. if (err_stat & TSI108_PB_ERRCS_ES) {
  96. /* Clear error flag */
  97. tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS,
  98. TSI108_PB_ERRCS_ES);
  99. /* Clear read error reported in PB_ISR */
  100. tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ISR,
  101. TSI108_PB_ISR_PBS_RD_ERR);
  102. /* Clear PCI/X bus cfg errors if applicable */
  103. if ((err_addr & 0xFF000000) == pci_cfg_base) {
  104. pci_stat =
  105. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR);
  106. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR,
  107. pci_stat);
  108. }
  109. }
  110. return;
  111. }
  112. #define __tsi108_read_pci_config(x, addr, op) \
  113. __asm__ __volatile__( \
  114. " "op" %0,0,%1\n" \
  115. "1: eieio\n" \
  116. "2:\n" \
  117. ".section .fixup,\"ax\"\n" \
  118. "3: li %0,-1\n" \
  119. " b 2b\n" \
  120. ".section __ex_table,\"a\"\n" \
  121. " .align 2\n" \
  122. " .long 1b,3b\n" \
  123. ".text" \
  124. : "=r"(x) : "r"(addr))
  125. int
  126. tsi108_direct_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  127. int len, u32 * val)
  128. {
  129. volatile unsigned char *cfg_addr;
  130. struct pci_controller *hose = pci_bus_to_host(bus);
  131. u32 temp;
  132. if (ppc_md.pci_exclude_device)
  133. if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
  134. return PCIBIOS_DEVICE_NOT_FOUND;
  135. cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
  136. devfn,
  137. offset) | (offset &
  138. 0x03));
  139. switch (len) {
  140. case 1:
  141. __tsi108_read_pci_config(temp, cfg_addr, "lbzx");
  142. break;
  143. case 2:
  144. __tsi108_read_pci_config(temp, cfg_addr, "lhbrx");
  145. break;
  146. default:
  147. __tsi108_read_pci_config(temp, cfg_addr, "lwbrx");
  148. break;
  149. }
  150. *val = temp;
  151. #ifdef DEBUG
  152. if ((0xFFFFFFFF != temp) && (0xFFFF != temp) && (0xFF != temp)) {
  153. printk("PCI CFG read : ");
  154. printk("%d:0x%x:0x%x ", bus->number, devfn, offset);
  155. printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
  156. printk("data = 0x%x\n", *val);
  157. }
  158. #endif
  159. return PCIBIOS_SUCCESSFUL;
  160. }
  161. void tsi108_clear_pci_cfg_error(void)
  162. {
  163. tsi108_clear_pci_error(tsi108_pci_cfg_phys);
  164. }
  165. static struct pci_ops tsi108_direct_pci_ops = {
  166. .read = tsi108_direct_read_config,
  167. .write = tsi108_direct_write_config,
  168. };
  169. int __init tsi108_setup_pci(struct device_node *dev, u32 cfg_phys, int primary)
  170. {
  171. int len;
  172. struct pci_controller *hose;
  173. struct resource rsrc;
  174. const int *bus_range;
  175. int has_address = 0;
  176. /* PCI Config mapping */
  177. tsi108_pci_cfg_base = (u32)ioremap(cfg_phys, TSI108_PCI_CFG_SIZE);
  178. tsi108_pci_cfg_phys = cfg_phys;
  179. DBG("TSI_PCI: %s tsi108_pci_cfg_base=0x%x\n", __func__,
  180. tsi108_pci_cfg_base);
  181. /* Fetch host bridge registers address */
  182. has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);
  183. /* Get bus range if any */
  184. bus_range = of_get_property(dev, "bus-range", &len);
  185. if (bus_range == NULL || len < 2 * sizeof(int)) {
  186. printk(KERN_WARNING "Can't get bus-range for %s, assume"
  187. " bus 0\n", dev->full_name);
  188. }
  189. hose = pcibios_alloc_controller(dev);
  190. if (!hose) {
  191. printk("PCI Host bridge init failed\n");
  192. return -ENOMEM;
  193. }
  194. hose->first_busno = bus_range ? bus_range[0] : 0;
  195. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  196. (hose)->ops = &tsi108_direct_pci_ops;
  197. printk(KERN_INFO "Found tsi108 PCI host bridge at 0x%08x. "
  198. "Firmware bus number: %d->%d\n",
  199. rsrc.start, hose->first_busno, hose->last_busno);
  200. /* Interpret the "ranges" property */
  201. /* This also maps the I/O region and sets isa_io/mem_base */
  202. pci_process_bridge_OF_ranges(hose, dev, primary);
  203. return 0;
  204. }
  205. /*
  206. * Low level utility functions
  207. */
  208. static void tsi108_pci_int_mask(u_int irq)
  209. {
  210. u_int irp_cfg;
  211. int int_line = (irq - IRQ_PCI_INTAD_BASE);
  212. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  213. mb();
  214. irp_cfg |= (1 << int_line); /* INTx_DIR = output */
  215. irp_cfg &= ~(3 << (8 + (int_line * 2))); /* INTx_TYPE = unused */
  216. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
  217. mb();
  218. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  219. }
  220. static void tsi108_pci_int_unmask(u_int irq)
  221. {
  222. u_int irp_cfg;
  223. int int_line = (irq - IRQ_PCI_INTAD_BASE);
  224. irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  225. mb();
  226. irp_cfg &= ~(1 << int_line);
  227. irp_cfg |= (3 << (8 + (int_line * 2)));
  228. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
  229. mb();
  230. }
  231. static void init_pci_source(void)
  232. {
  233. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL,
  234. 0x0000ff00);
  235. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  236. TSI108_PCI_IRP_ENABLE_P_INT);
  237. mb();
  238. }
  239. static inline unsigned int get_pci_source(void)
  240. {
  241. u_int temp = 0;
  242. int irq = -1;
  243. int i;
  244. u_int pci_irp_stat;
  245. static int mask = 0;
  246. /* Read PCI/X block interrupt status register */
  247. pci_irp_stat = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
  248. mb();
  249. if (pci_irp_stat & TSI108_PCI_IRP_STAT_P_INT) {
  250. /* Process Interrupt from PCI bus INTA# - INTD# lines */
  251. temp =
  252. tsi108_read_reg(TSI108_PCI_OFFSET +
  253. TSI108_PCI_IRP_INTAD) & 0xf;
  254. mb();
  255. for (i = 0; i < 4; i++, mask++) {
  256. if (temp & (1 << mask % 4)) {
  257. irq = IRQ_PCI_INTA + mask % 4;
  258. mask++;
  259. break;
  260. }
  261. }
  262. /* Disable interrupts from PCI block */
  263. temp = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  264. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  265. temp & ~TSI108_PCI_IRP_ENABLE_P_INT);
  266. mb();
  267. (void)tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  268. mb();
  269. }
  270. #ifdef DEBUG
  271. else {
  272. printk("TSI108_PIC: error in TSI108_PCI_IRP_STAT\n");
  273. pci_irp_stat =
  274. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
  275. temp =
  276. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_INTAD);
  277. mb();
  278. printk(">> stat=0x%08x intad=0x%08x ", pci_irp_stat, temp);
  279. temp =
  280. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
  281. mb();
  282. printk("cfg_ctl=0x%08x ", temp);
  283. temp =
  284. tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
  285. mb();
  286. printk("irp_enable=0x%08x\n", temp);
  287. }
  288. #endif /* end of DEBUG */
  289. return irq;
  290. }
  291. /*
  292. * Linux descriptor level callbacks
  293. */
  294. static void tsi108_pci_irq_enable(u_int irq)
  295. {
  296. tsi108_pci_int_unmask(irq);
  297. }
  298. static void tsi108_pci_irq_disable(u_int irq)
  299. {
  300. tsi108_pci_int_mask(irq);
  301. }
  302. static void tsi108_pci_irq_ack(u_int irq)
  303. {
  304. tsi108_pci_int_mask(irq);
  305. }
  306. static void tsi108_pci_irq_end(u_int irq)
  307. {
  308. tsi108_pci_int_unmask(irq);
  309. /* Enable interrupts from PCI block */
  310. tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
  311. tsi108_read_reg(TSI108_PCI_OFFSET +
  312. TSI108_PCI_IRP_ENABLE) |
  313. TSI108_PCI_IRP_ENABLE_P_INT);
  314. mb();
  315. }
  316. /*
  317. * Interrupt controller descriptor for cascaded PCI interrupt controller.
  318. */
  319. static struct irq_chip tsi108_pci_irq = {
  320. .typename = "tsi108_PCI_int",
  321. .mask = tsi108_pci_irq_disable,
  322. .ack = tsi108_pci_irq_ack,
  323. .end = tsi108_pci_irq_end,
  324. .unmask = tsi108_pci_irq_enable,
  325. };
  326. static int pci_irq_host_xlate(struct irq_host *h, struct device_node *ct,
  327. u32 *intspec, unsigned int intsize,
  328. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  329. {
  330. *out_hwirq = intspec[0];
  331. *out_flags = IRQ_TYPE_LEVEL_HIGH;
  332. return 0;
  333. }
  334. static int pci_irq_host_map(struct irq_host *h, unsigned int virq,
  335. irq_hw_number_t hw)
  336. { unsigned int irq;
  337. DBG("%s(%d, 0x%lx)\n", __func__, virq, hw);
  338. if ((virq >= 1) && (virq <= 4)){
  339. irq = virq + IRQ_PCI_INTAD_BASE - 1;
  340. get_irq_desc(irq)->status |= IRQ_LEVEL;
  341. set_irq_chip(irq, &tsi108_pci_irq);
  342. }
  343. return 0;
  344. }
  345. static struct irq_host_ops pci_irq_host_ops = {
  346. .map = pci_irq_host_map,
  347. .xlate = pci_irq_host_xlate,
  348. };
  349. /*
  350. * Exported functions
  351. */
  352. /*
  353. * The Tsi108 PCI interrupts initialization routine.
  354. *
  355. * The INTA# - INTD# interrupts on the PCI bus are reported by the PCI block
  356. * to the MPIC using single interrupt source (IRQ_TSI108_PCI). Therefore the
  357. * PCI block has to be treated as a cascaded interrupt controller connected
  358. * to the MPIC.
  359. */
  360. void __init tsi108_pci_int_init(struct device_node *node)
  361. {
  362. DBG("Tsi108_pci_int_init: initializing PCI interrupts\n");
  363. pci_irq_host = irq_alloc_host(node, IRQ_HOST_MAP_LEGACY,
  364. 0, &pci_irq_host_ops, 0);
  365. if (pci_irq_host == NULL) {
  366. printk(KERN_ERR "pci_irq_host: failed to allocate irq host !\n");
  367. return;
  368. }
  369. init_pci_source();
  370. }
  371. void tsi108_irq_cascade(unsigned int irq, struct irq_desc *desc)
  372. {
  373. unsigned int cascade_irq = get_pci_source();
  374. if (cascade_irq != NO_IRQ)
  375. generic_handle_irq(cascade_irq);
  376. desc->chip->eoi(irq);
  377. }