setup_32.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * Common prep/pmac/chrp boot and setup code.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/string.h>
  6. #include <linux/sched.h>
  7. #include <linux/init.h>
  8. #include <linux/kernel.h>
  9. #include <linux/reboot.h>
  10. #include <linux/delay.h>
  11. #include <linux/initrd.h>
  12. #include <linux/tty.h>
  13. #include <linux/bootmem.h>
  14. #include <linux/seq_file.h>
  15. #include <linux/root_dev.h>
  16. #include <linux/cpu.h>
  17. #include <linux/console.h>
  18. #include <linux/lmb.h>
  19. #include <asm/io.h>
  20. #include <asm/prom.h>
  21. #include <asm/processor.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/setup.h>
  24. #include <asm/smp.h>
  25. #include <asm/elf.h>
  26. #include <asm/cputable.h>
  27. #include <asm/bootx.h>
  28. #include <asm/btext.h>
  29. #include <asm/machdep.h>
  30. #include <asm/uaccess.h>
  31. #include <asm/system.h>
  32. #include <asm/pmac_feature.h>
  33. #include <asm/sections.h>
  34. #include <asm/nvram.h>
  35. #include <asm/xmon.h>
  36. #include <asm/time.h>
  37. #include <asm/serial.h>
  38. #include <asm/udbg.h>
  39. #include <asm/mmu_context.h>
  40. #include <asm/swiotlb.h>
  41. #include "setup.h"
  42. #define DBG(fmt...)
  43. extern void bootx_init(unsigned long r4, unsigned long phys);
  44. int boot_cpuid;
  45. EXPORT_SYMBOL_GPL(boot_cpuid);
  46. int boot_cpuid_phys;
  47. int smp_hw_index[NR_CPUS];
  48. unsigned long ISA_DMA_THRESHOLD;
  49. unsigned int DMA_MODE_READ;
  50. unsigned int DMA_MODE_WRITE;
  51. #ifdef CONFIG_VGA_CONSOLE
  52. unsigned long vgacon_remap_base;
  53. EXPORT_SYMBOL(vgacon_remap_base);
  54. #endif
  55. /*
  56. * These are used in binfmt_elf.c to put aux entries on the stack
  57. * for each elf executable being started.
  58. */
  59. int dcache_bsize;
  60. int icache_bsize;
  61. int ucache_bsize;
  62. /*
  63. * We're called here very early in the boot. We determine the machine
  64. * type and call the appropriate low-level setup functions.
  65. * -- Cort <cort@fsmlabs.com>
  66. *
  67. * Note that the kernel may be running at an address which is different
  68. * from the address that it was linked at, so we must use RELOC/PTRRELOC
  69. * to access static data (including strings). -- paulus
  70. */
  71. notrace unsigned long __init early_init(unsigned long dt_ptr)
  72. {
  73. unsigned long offset = reloc_offset();
  74. struct cpu_spec *spec;
  75. /* First zero the BSS -- use memset_io, some platforms don't have
  76. * caches on yet */
  77. memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
  78. __bss_stop - __bss_start);
  79. /*
  80. * Identify the CPU type and fix up code sections
  81. * that depend on which cpu we have.
  82. */
  83. spec = identify_cpu(offset, mfspr(SPRN_PVR));
  84. do_feature_fixups(spec->cpu_features,
  85. PTRRELOC(&__start___ftr_fixup),
  86. PTRRELOC(&__stop___ftr_fixup));
  87. do_feature_fixups(spec->mmu_features,
  88. PTRRELOC(&__start___mmu_ftr_fixup),
  89. PTRRELOC(&__stop___mmu_ftr_fixup));
  90. do_lwsync_fixups(spec->cpu_features,
  91. PTRRELOC(&__start___lwsync_fixup),
  92. PTRRELOC(&__stop___lwsync_fixup));
  93. return KERNELBASE + offset;
  94. }
  95. /*
  96. * Find out what kind of machine we're on and save any data we need
  97. * from the early boot process (devtree is copied on pmac by prom_init()).
  98. * This is called very early on the boot process, after a minimal
  99. * MMU environment has been set up but before MMU_init is called.
  100. */
  101. notrace void __init machine_init(unsigned long dt_ptr)
  102. {
  103. lockdep_init();
  104. /* Enable early debugging if any specified (see udbg.h) */
  105. udbg_early_init();
  106. /* Do some early initialization based on the flat device tree */
  107. early_init_devtree(__va(dt_ptr));
  108. probe_machine();
  109. setup_kdump_trampoline();
  110. #ifdef CONFIG_6xx
  111. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  112. cpu_has_feature(CPU_FTR_CAN_NAP))
  113. ppc_md.power_save = ppc6xx_idle;
  114. #endif
  115. #ifdef CONFIG_E500
  116. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  117. cpu_has_feature(CPU_FTR_CAN_NAP))
  118. ppc_md.power_save = e500_idle;
  119. #endif
  120. if (ppc_md.progress)
  121. ppc_md.progress("id mach(): done", 0x200);
  122. }
  123. #ifdef CONFIG_BOOKE_WDT
  124. /* Checks wdt=x and wdt_period=xx command-line option */
  125. notrace int __init early_parse_wdt(char *p)
  126. {
  127. if (p && strncmp(p, "0", 1) != 0)
  128. booke_wdt_enabled = 1;
  129. return 0;
  130. }
  131. early_param("wdt", early_parse_wdt);
  132. int __init early_parse_wdt_period (char *p)
  133. {
  134. if (p)
  135. booke_wdt_period = simple_strtoul(p, NULL, 0);
  136. return 0;
  137. }
  138. early_param("wdt_period", early_parse_wdt_period);
  139. #endif /* CONFIG_BOOKE_WDT */
  140. /* Checks "l2cr=xxxx" command-line option */
  141. int __init ppc_setup_l2cr(char *str)
  142. {
  143. if (cpu_has_feature(CPU_FTR_L2CR)) {
  144. unsigned long val = simple_strtoul(str, NULL, 0);
  145. printk(KERN_INFO "l2cr set to %lx\n", val);
  146. _set_L2CR(0); /* force invalidate by disable cache */
  147. _set_L2CR(val); /* and enable it */
  148. }
  149. return 1;
  150. }
  151. __setup("l2cr=", ppc_setup_l2cr);
  152. /* Checks "l3cr=xxxx" command-line option */
  153. int __init ppc_setup_l3cr(char *str)
  154. {
  155. if (cpu_has_feature(CPU_FTR_L3CR)) {
  156. unsigned long val = simple_strtoul(str, NULL, 0);
  157. printk(KERN_INFO "l3cr set to %lx\n", val);
  158. _set_L3CR(val); /* and enable it */
  159. }
  160. return 1;
  161. }
  162. __setup("l3cr=", ppc_setup_l3cr);
  163. #ifdef CONFIG_GENERIC_NVRAM
  164. /* Generic nvram hooks used by drivers/char/gen_nvram.c */
  165. unsigned char nvram_read_byte(int addr)
  166. {
  167. if (ppc_md.nvram_read_val)
  168. return ppc_md.nvram_read_val(addr);
  169. return 0xff;
  170. }
  171. EXPORT_SYMBOL(nvram_read_byte);
  172. void nvram_write_byte(unsigned char val, int addr)
  173. {
  174. if (ppc_md.nvram_write_val)
  175. ppc_md.nvram_write_val(addr, val);
  176. }
  177. EXPORT_SYMBOL(nvram_write_byte);
  178. void nvram_sync(void)
  179. {
  180. if (ppc_md.nvram_sync)
  181. ppc_md.nvram_sync();
  182. }
  183. EXPORT_SYMBOL(nvram_sync);
  184. #endif /* CONFIG_NVRAM */
  185. int __init ppc_init(void)
  186. {
  187. /* clear the progress line */
  188. if (ppc_md.progress)
  189. ppc_md.progress(" ", 0xffff);
  190. /* call platform init */
  191. if (ppc_md.init != NULL) {
  192. ppc_md.init();
  193. }
  194. return 0;
  195. }
  196. arch_initcall(ppc_init);
  197. #ifdef CONFIG_IRQSTACKS
  198. static void __init irqstack_early_init(void)
  199. {
  200. unsigned int i;
  201. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  202. * as the lmb is limited to lowmem by LMB_REAL_LIMIT */
  203. for_each_possible_cpu(i) {
  204. softirq_ctx[i] = (struct thread_info *)
  205. __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
  206. hardirq_ctx[i] = (struct thread_info *)
  207. __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
  208. }
  209. }
  210. #else
  211. #define irqstack_early_init()
  212. #endif
  213. #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
  214. static void __init exc_lvl_early_init(void)
  215. {
  216. unsigned int i;
  217. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  218. * as the lmb is limited to lowmem by LMB_REAL_LIMIT */
  219. for_each_possible_cpu(i) {
  220. critirq_ctx[i] = (struct thread_info *)
  221. __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
  222. #ifdef CONFIG_BOOKE
  223. dbgirq_ctx[i] = (struct thread_info *)
  224. __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
  225. mcheckirq_ctx[i] = (struct thread_info *)
  226. __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
  227. #endif
  228. }
  229. }
  230. #else
  231. #define exc_lvl_early_init()
  232. #endif
  233. /* Warning, IO base is not yet inited */
  234. void __init setup_arch(char **cmdline_p)
  235. {
  236. *cmdline_p = cmd_line;
  237. /* so udelay does something sensible, assume <= 1000 bogomips */
  238. loops_per_jiffy = 500000000 / HZ;
  239. unflatten_device_tree();
  240. check_for_initrd();
  241. if (ppc_md.init_early)
  242. ppc_md.init_early();
  243. find_legacy_serial_ports();
  244. smp_setup_cpu_maps();
  245. /* Register early console */
  246. register_early_udbg_console();
  247. xmon_setup();
  248. /*
  249. * Set cache line size based on type of cpu as a default.
  250. * Systems with OF can look in the properties on the cpu node(s)
  251. * for a possibly more accurate value.
  252. */
  253. dcache_bsize = cur_cpu_spec->dcache_bsize;
  254. icache_bsize = cur_cpu_spec->icache_bsize;
  255. ucache_bsize = 0;
  256. if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
  257. ucache_bsize = icache_bsize = dcache_bsize;
  258. /* reboot on panic */
  259. panic_timeout = 180;
  260. if (ppc_md.panic)
  261. setup_panic();
  262. init_mm.start_code = (unsigned long)_stext;
  263. init_mm.end_code = (unsigned long) _etext;
  264. init_mm.end_data = (unsigned long) _edata;
  265. init_mm.brk = klimit;
  266. exc_lvl_early_init();
  267. irqstack_early_init();
  268. /* set up the bootmem stuff with available memory */
  269. do_init_bootmem();
  270. if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
  271. #ifdef CONFIG_DUMMY_CONSOLE
  272. conswitchp = &dummy_con;
  273. #endif
  274. if (ppc_md.setup_arch)
  275. ppc_md.setup_arch();
  276. if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
  277. #ifdef CONFIG_SWIOTLB
  278. if (ppc_swiotlb_enable)
  279. swiotlb_init();
  280. #endif
  281. paging_init();
  282. /* Initialize the MMU context management stuff */
  283. mmu_context_init();
  284. }