rtas_pci.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * Copyright (C) 2001 Dave Engebretsen, IBM Corporation
  3. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  4. *
  5. * RTAS specific routines for PCI.
  6. *
  7. * Based on code from pci.c, chrp_pci.c and pSeries_pci.c
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/threads.h>
  25. #include <linux/pci.h>
  26. #include <linux/string.h>
  27. #include <linux/init.h>
  28. #include <linux/bootmem.h>
  29. #include <asm/io.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/irq.h>
  32. #include <asm/prom.h>
  33. #include <asm/machdep.h>
  34. #include <asm/pci-bridge.h>
  35. #include <asm/iommu.h>
  36. #include <asm/rtas.h>
  37. #include <asm/mpic.h>
  38. #include <asm/ppc-pci.h>
  39. #include <asm/eeh.h>
  40. /* RTAS tokens */
  41. static int read_pci_config;
  42. static int write_pci_config;
  43. static int ibm_read_pci_config;
  44. static int ibm_write_pci_config;
  45. static inline int config_access_valid(struct pci_dn *dn, int where)
  46. {
  47. if (where < 256)
  48. return 1;
  49. if (where < 4096 && dn->pci_ext_config_space)
  50. return 1;
  51. return 0;
  52. }
  53. int rtas_read_config(struct pci_dn *pdn, int where, int size, u32 *val)
  54. {
  55. int returnval = -1;
  56. unsigned long buid, addr;
  57. int ret;
  58. if (!pdn)
  59. return PCIBIOS_DEVICE_NOT_FOUND;
  60. if (!config_access_valid(pdn, where))
  61. return PCIBIOS_BAD_REGISTER_NUMBER;
  62. addr = rtas_config_addr(pdn->busno, pdn->devfn, where);
  63. buid = pdn->phb->buid;
  64. if (buid) {
  65. ret = rtas_call(ibm_read_pci_config, 4, 2, &returnval,
  66. addr, BUID_HI(buid), BUID_LO(buid), size);
  67. } else {
  68. ret = rtas_call(read_pci_config, 2, 2, &returnval, addr, size);
  69. }
  70. *val = returnval;
  71. if (ret)
  72. return PCIBIOS_DEVICE_NOT_FOUND;
  73. if (returnval == EEH_IO_ERROR_VALUE(size) &&
  74. eeh_dn_check_failure (pdn->node, NULL))
  75. return PCIBIOS_DEVICE_NOT_FOUND;
  76. return PCIBIOS_SUCCESSFUL;
  77. }
  78. static int rtas_pci_read_config(struct pci_bus *bus,
  79. unsigned int devfn,
  80. int where, int size, u32 *val)
  81. {
  82. struct device_node *busdn, *dn;
  83. busdn = pci_bus_to_OF_node(bus);
  84. /* Search only direct children of the bus */
  85. for (dn = busdn->child; dn; dn = dn->sibling) {
  86. struct pci_dn *pdn = PCI_DN(dn);
  87. if (pdn && pdn->devfn == devfn
  88. && of_device_is_available(dn))
  89. return rtas_read_config(pdn, where, size, val);
  90. }
  91. return PCIBIOS_DEVICE_NOT_FOUND;
  92. }
  93. int rtas_write_config(struct pci_dn *pdn, int where, int size, u32 val)
  94. {
  95. unsigned long buid, addr;
  96. int ret;
  97. if (!pdn)
  98. return PCIBIOS_DEVICE_NOT_FOUND;
  99. if (!config_access_valid(pdn, where))
  100. return PCIBIOS_BAD_REGISTER_NUMBER;
  101. addr = rtas_config_addr(pdn->busno, pdn->devfn, where);
  102. buid = pdn->phb->buid;
  103. if (buid) {
  104. ret = rtas_call(ibm_write_pci_config, 5, 1, NULL, addr,
  105. BUID_HI(buid), BUID_LO(buid), size, (ulong) val);
  106. } else {
  107. ret = rtas_call(write_pci_config, 3, 1, NULL, addr, size, (ulong)val);
  108. }
  109. if (ret)
  110. return PCIBIOS_DEVICE_NOT_FOUND;
  111. return PCIBIOS_SUCCESSFUL;
  112. }
  113. static int rtas_pci_write_config(struct pci_bus *bus,
  114. unsigned int devfn,
  115. int where, int size, u32 val)
  116. {
  117. struct device_node *busdn, *dn;
  118. busdn = pci_bus_to_OF_node(bus);
  119. /* Search only direct children of the bus */
  120. for (dn = busdn->child; dn; dn = dn->sibling) {
  121. struct pci_dn *pdn = PCI_DN(dn);
  122. if (pdn && pdn->devfn == devfn
  123. && of_device_is_available(dn))
  124. return rtas_write_config(pdn, where, size, val);
  125. }
  126. return PCIBIOS_DEVICE_NOT_FOUND;
  127. }
  128. static struct pci_ops rtas_pci_ops = {
  129. .read = rtas_pci_read_config,
  130. .write = rtas_pci_write_config,
  131. };
  132. static int is_python(struct device_node *dev)
  133. {
  134. const char *model = of_get_property(dev, "model", NULL);
  135. if (model && strstr(model, "Python"))
  136. return 1;
  137. return 0;
  138. }
  139. static void python_countermeasures(struct device_node *dev)
  140. {
  141. struct resource registers;
  142. void __iomem *chip_regs;
  143. volatile u32 val;
  144. if (of_address_to_resource(dev, 0, &registers)) {
  145. printk(KERN_ERR "Can't get address for Python workarounds !\n");
  146. return;
  147. }
  148. /* Python's register file is 1 MB in size. */
  149. chip_regs = ioremap(registers.start & ~(0xfffffUL), 0x100000);
  150. /*
  151. * Firmware doesn't always clear this bit which is critical
  152. * for good performance - Anton
  153. */
  154. #define PRG_CL_RESET_VALID 0x00010000
  155. val = in_be32(chip_regs + 0xf6030);
  156. if (val & PRG_CL_RESET_VALID) {
  157. printk(KERN_INFO "Python workaround: ");
  158. val &= ~PRG_CL_RESET_VALID;
  159. out_be32(chip_regs + 0xf6030, val);
  160. /*
  161. * We must read it back for changes to
  162. * take effect
  163. */
  164. val = in_be32(chip_regs + 0xf6030);
  165. printk("reg0: %x\n", val);
  166. }
  167. iounmap(chip_regs);
  168. }
  169. void __init init_pci_config_tokens (void)
  170. {
  171. read_pci_config = rtas_token("read-pci-config");
  172. write_pci_config = rtas_token("write-pci-config");
  173. ibm_read_pci_config = rtas_token("ibm,read-pci-config");
  174. ibm_write_pci_config = rtas_token("ibm,write-pci-config");
  175. }
  176. unsigned long __devinit get_phb_buid (struct device_node *phb)
  177. {
  178. struct resource r;
  179. if (ibm_read_pci_config == -1)
  180. return 0;
  181. if (of_address_to_resource(phb, 0, &r))
  182. return 0;
  183. return r.start;
  184. }
  185. static int phb_set_bus_ranges(struct device_node *dev,
  186. struct pci_controller *phb)
  187. {
  188. const int *bus_range;
  189. unsigned int len;
  190. bus_range = of_get_property(dev, "bus-range", &len);
  191. if (bus_range == NULL || len < 2 * sizeof(int)) {
  192. return 1;
  193. }
  194. phb->first_busno = bus_range[0];
  195. phb->last_busno = bus_range[1];
  196. return 0;
  197. }
  198. int __devinit rtas_setup_phb(struct pci_controller *phb)
  199. {
  200. struct device_node *dev = phb->dn;
  201. if (is_python(dev))
  202. python_countermeasures(dev);
  203. if (phb_set_bus_ranges(dev, phb))
  204. return 1;
  205. phb->ops = &rtas_pci_ops;
  206. phb->buid = get_phb_buid(dev);
  207. return 0;
  208. }
  209. void __init find_and_init_phbs(void)
  210. {
  211. struct device_node *node;
  212. struct pci_controller *phb;
  213. struct device_node *root = of_find_node_by_path("/");
  214. for_each_child_of_node(root, node) {
  215. if (node->type == NULL || (strcmp(node->type, "pci") != 0 &&
  216. strcmp(node->type, "pciex") != 0))
  217. continue;
  218. phb = pcibios_alloc_controller(node);
  219. if (!phb)
  220. continue;
  221. rtas_setup_phb(phb);
  222. pci_process_bridge_OF_ranges(phb, node, 0);
  223. isa_bridge_find_early(phb);
  224. }
  225. of_node_put(root);
  226. pci_devs_phb_init();
  227. /*
  228. * pci_probe_only and pci_assign_all_buses can be set via properties
  229. * in chosen.
  230. */
  231. if (of_chosen) {
  232. const int *prop;
  233. prop = of_get_property(of_chosen,
  234. "linux,pci-probe-only", NULL);
  235. if (prop)
  236. pci_probe_only = *prop;
  237. #ifdef CONFIG_PPC32 /* Will be made generic soon */
  238. prop = of_get_property(of_chosen,
  239. "linux,pci-assign-all-buses", NULL);
  240. if (prop && *prop)
  241. ppc_pci_flags |= PPC_PCI_REASSIGN_ALL_BUS;
  242. #endif /* CONFIG_PPC32 */
  243. }
  244. }