pci-common.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. #include <asm/prom.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/byteorder.h>
  33. #include <asm/machdep.h>
  34. #include <asm/ppc-pci.h>
  35. #include <asm/firmware.h>
  36. #include <asm/eeh.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  44. unsigned int ppc_pci_flags = 0;
  45. static struct dma_mapping_ops *pci_dma_ops = &dma_direct_ops;
  46. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  47. {
  48. pci_dma_ops = dma_ops;
  49. }
  50. struct dma_mapping_ops *get_pci_dma_ops(void)
  51. {
  52. return pci_dma_ops;
  53. }
  54. EXPORT_SYMBOL(get_pci_dma_ops);
  55. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  56. {
  57. return dma_set_mask(&dev->dev, mask);
  58. }
  59. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  60. {
  61. int rc;
  62. rc = dma_set_mask(&dev->dev, mask);
  63. dev->dev.coherent_dma_mask = dev->dma_mask;
  64. return rc;
  65. }
  66. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  67. {
  68. struct pci_controller *phb;
  69. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  70. if (phb == NULL)
  71. return NULL;
  72. spin_lock(&hose_spinlock);
  73. phb->global_number = global_phb_number++;
  74. list_add_tail(&phb->list_node, &hose_list);
  75. spin_unlock(&hose_spinlock);
  76. phb->dn = dev;
  77. phb->is_dynamic = mem_init_done;
  78. #ifdef CONFIG_PPC64
  79. if (dev) {
  80. int nid = of_node_to_nid(dev);
  81. if (nid < 0 || !node_online(nid))
  82. nid = -1;
  83. PHB_SET_NODE(phb, nid);
  84. }
  85. #endif
  86. return phb;
  87. }
  88. void pcibios_free_controller(struct pci_controller *phb)
  89. {
  90. spin_lock(&hose_spinlock);
  91. list_del(&phb->list_node);
  92. spin_unlock(&hose_spinlock);
  93. if (phb->is_dynamic)
  94. kfree(phb);
  95. }
  96. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  97. {
  98. #ifdef CONFIG_PPC64
  99. return hose->pci_io_size;
  100. #else
  101. return hose->io_resource.end - hose->io_resource.start + 1;
  102. #endif
  103. }
  104. int pcibios_vaddr_is_ioport(void __iomem *address)
  105. {
  106. int ret = 0;
  107. struct pci_controller *hose;
  108. resource_size_t size;
  109. spin_lock(&hose_spinlock);
  110. list_for_each_entry(hose, &hose_list, list_node) {
  111. size = pcibios_io_size(hose);
  112. if (address >= hose->io_base_virt &&
  113. address < (hose->io_base_virt + size)) {
  114. ret = 1;
  115. break;
  116. }
  117. }
  118. spin_unlock(&hose_spinlock);
  119. return ret;
  120. }
  121. unsigned long pci_address_to_pio(phys_addr_t address)
  122. {
  123. struct pci_controller *hose;
  124. resource_size_t size;
  125. unsigned long ret = ~0;
  126. spin_lock(&hose_spinlock);
  127. list_for_each_entry(hose, &hose_list, list_node) {
  128. size = pcibios_io_size(hose);
  129. if (address >= hose->io_base_phys &&
  130. address < (hose->io_base_phys + size)) {
  131. unsigned long base =
  132. (unsigned long)hose->io_base_virt - _IO_BASE;
  133. ret = base + (address - hose->io_base_phys);
  134. break;
  135. }
  136. }
  137. spin_unlock(&hose_spinlock);
  138. return ret;
  139. }
  140. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  141. /*
  142. * Return the domain number for this bus.
  143. */
  144. int pci_domain_nr(struct pci_bus *bus)
  145. {
  146. struct pci_controller *hose = pci_bus_to_host(bus);
  147. return hose->global_number;
  148. }
  149. EXPORT_SYMBOL(pci_domain_nr);
  150. #ifdef CONFIG_PPC_OF
  151. /* This routine is meant to be used early during boot, when the
  152. * PCI bus numbers have not yet been assigned, and you need to
  153. * issue PCI config cycles to an OF device.
  154. * It could also be used to "fix" RTAS config cycles if you want
  155. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  156. * config cycles.
  157. */
  158. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  159. {
  160. while(node) {
  161. struct pci_controller *hose, *tmp;
  162. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  163. if (hose->dn == node)
  164. return hose;
  165. node = node->parent;
  166. }
  167. return NULL;
  168. }
  169. static ssize_t pci_show_devspec(struct device *dev,
  170. struct device_attribute *attr, char *buf)
  171. {
  172. struct pci_dev *pdev;
  173. struct device_node *np;
  174. pdev = to_pci_dev (dev);
  175. np = pci_device_to_OF_node(pdev);
  176. if (np == NULL || np->full_name == NULL)
  177. return 0;
  178. return sprintf(buf, "%s", np->full_name);
  179. }
  180. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  181. #endif /* CONFIG_PPC_OF */
  182. /* Add sysfs properties */
  183. int pcibios_add_platform_entries(struct pci_dev *pdev)
  184. {
  185. #ifdef CONFIG_PPC_OF
  186. return device_create_file(&pdev->dev, &dev_attr_devspec);
  187. #else
  188. return 0;
  189. #endif /* CONFIG_PPC_OF */
  190. }
  191. char __devinit *pcibios_setup(char *str)
  192. {
  193. return str;
  194. }
  195. /*
  196. * Reads the interrupt pin to determine if interrupt is use by card.
  197. * If the interrupt is used, then gets the interrupt line from the
  198. * openfirmware and sets it in the pci_dev and pci_config line.
  199. */
  200. int pci_read_irq_line(struct pci_dev *pci_dev)
  201. {
  202. struct of_irq oirq;
  203. unsigned int virq;
  204. /* The current device-tree that iSeries generates from the HV
  205. * PCI informations doesn't contain proper interrupt routing,
  206. * and all the fallback would do is print out crap, so we
  207. * don't attempt to resolve the interrupts here at all, some
  208. * iSeries specific fixup does it.
  209. *
  210. * In the long run, we will hopefully fix the generated device-tree
  211. * instead.
  212. */
  213. #ifdef CONFIG_PPC_ISERIES
  214. if (firmware_has_feature(FW_FEATURE_ISERIES))
  215. return -1;
  216. #endif
  217. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  218. #ifdef DEBUG
  219. memset(&oirq, 0xff, sizeof(oirq));
  220. #endif
  221. /* Try to get a mapping from the device-tree */
  222. if (of_irq_map_pci(pci_dev, &oirq)) {
  223. u8 line, pin;
  224. /* If that fails, lets fallback to what is in the config
  225. * space and map that through the default controller. We
  226. * also set the type to level low since that's what PCI
  227. * interrupts are. If your platform does differently, then
  228. * either provide a proper interrupt tree or don't use this
  229. * function.
  230. */
  231. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  232. return -1;
  233. if (pin == 0)
  234. return -1;
  235. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  236. line == 0xff || line == 0) {
  237. return -1;
  238. }
  239. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  240. line, pin);
  241. virq = irq_create_mapping(NULL, line);
  242. if (virq != NO_IRQ)
  243. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  244. } else {
  245. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  246. oirq.size, oirq.specifier[0], oirq.specifier[1],
  247. oirq.controller ? oirq.controller->full_name :
  248. "<default>");
  249. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  250. oirq.size);
  251. }
  252. if(virq == NO_IRQ) {
  253. pr_debug(" Failed to map !\n");
  254. return -1;
  255. }
  256. pr_debug(" Mapped to linux irq %d\n", virq);
  257. pci_dev->irq = virq;
  258. return 0;
  259. }
  260. EXPORT_SYMBOL(pci_read_irq_line);
  261. /*
  262. * Platform support for /proc/bus/pci/X/Y mmap()s,
  263. * modelled on the sparc64 implementation by Dave Miller.
  264. * -- paulus.
  265. */
  266. /*
  267. * Adjust vm_pgoff of VMA such that it is the physical page offset
  268. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  269. *
  270. * Basically, the user finds the base address for his device which he wishes
  271. * to mmap. They read the 32-bit value from the config space base register,
  272. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  273. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  274. *
  275. * Returns negative error code on failure, zero on success.
  276. */
  277. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  278. resource_size_t *offset,
  279. enum pci_mmap_state mmap_state)
  280. {
  281. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  282. unsigned long io_offset = 0;
  283. int i, res_bit;
  284. if (hose == 0)
  285. return NULL; /* should never happen */
  286. /* If memory, add on the PCI bridge address offset */
  287. if (mmap_state == pci_mmap_mem) {
  288. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  289. *offset += hose->pci_mem_offset;
  290. #endif
  291. res_bit = IORESOURCE_MEM;
  292. } else {
  293. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  294. *offset += io_offset;
  295. res_bit = IORESOURCE_IO;
  296. }
  297. /*
  298. * Check that the offset requested corresponds to one of the
  299. * resources of the device.
  300. */
  301. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  302. struct resource *rp = &dev->resource[i];
  303. int flags = rp->flags;
  304. /* treat ROM as memory (should be already) */
  305. if (i == PCI_ROM_RESOURCE)
  306. flags |= IORESOURCE_MEM;
  307. /* Active and same type? */
  308. if ((flags & res_bit) == 0)
  309. continue;
  310. /* In the range of this resource? */
  311. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  312. continue;
  313. /* found it! construct the final physical address */
  314. if (mmap_state == pci_mmap_io)
  315. *offset += hose->io_base_phys - io_offset;
  316. return rp;
  317. }
  318. return NULL;
  319. }
  320. /*
  321. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  322. * device mapping.
  323. */
  324. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  325. pgprot_t protection,
  326. enum pci_mmap_state mmap_state,
  327. int write_combine)
  328. {
  329. unsigned long prot = pgprot_val(protection);
  330. /* Write combine is always 0 on non-memory space mappings. On
  331. * memory space, if the user didn't pass 1, we check for a
  332. * "prefetchable" resource. This is a bit hackish, but we use
  333. * this to workaround the inability of /sysfs to provide a write
  334. * combine bit
  335. */
  336. if (mmap_state != pci_mmap_mem)
  337. write_combine = 0;
  338. else if (write_combine == 0) {
  339. if (rp->flags & IORESOURCE_PREFETCH)
  340. write_combine = 1;
  341. }
  342. /* XXX would be nice to have a way to ask for write-through */
  343. if (write_combine)
  344. return pgprot_noncached_wc(prot);
  345. else
  346. return pgprot_noncached(prot);
  347. }
  348. /*
  349. * This one is used by /dev/mem and fbdev who have no clue about the
  350. * PCI device, it tries to find the PCI device first and calls the
  351. * above routine
  352. */
  353. pgprot_t pci_phys_mem_access_prot(struct file *file,
  354. unsigned long pfn,
  355. unsigned long size,
  356. pgprot_t prot)
  357. {
  358. struct pci_dev *pdev = NULL;
  359. struct resource *found = NULL;
  360. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  361. int i;
  362. if (page_is_ram(pfn))
  363. return prot;
  364. prot = pgprot_noncached(prot);
  365. for_each_pci_dev(pdev) {
  366. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  367. struct resource *rp = &pdev->resource[i];
  368. int flags = rp->flags;
  369. /* Active and same type? */
  370. if ((flags & IORESOURCE_MEM) == 0)
  371. continue;
  372. /* In the range of this resource? */
  373. if (offset < (rp->start & PAGE_MASK) ||
  374. offset > rp->end)
  375. continue;
  376. found = rp;
  377. break;
  378. }
  379. if (found)
  380. break;
  381. }
  382. if (found) {
  383. if (found->flags & IORESOURCE_PREFETCH)
  384. prot = pgprot_noncached_wc(prot);
  385. pci_dev_put(pdev);
  386. }
  387. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  388. (unsigned long long)offset, pgprot_val(prot));
  389. return prot;
  390. }
  391. /*
  392. * Perform the actual remap of the pages for a PCI device mapping, as
  393. * appropriate for this architecture. The region in the process to map
  394. * is described by vm_start and vm_end members of VMA, the base physical
  395. * address is found in vm_pgoff.
  396. * The pci device structure is provided so that architectures may make mapping
  397. * decisions on a per-device or per-bus basis.
  398. *
  399. * Returns a negative error code on failure, zero on success.
  400. */
  401. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  402. enum pci_mmap_state mmap_state, int write_combine)
  403. {
  404. resource_size_t offset =
  405. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  406. struct resource *rp;
  407. int ret;
  408. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  409. if (rp == NULL)
  410. return -EINVAL;
  411. vma->vm_pgoff = offset >> PAGE_SHIFT;
  412. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  413. vma->vm_page_prot,
  414. mmap_state, write_combine);
  415. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  416. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  417. return ret;
  418. }
  419. /* This provides legacy IO read access on a bus */
  420. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  421. {
  422. unsigned long offset;
  423. struct pci_controller *hose = pci_bus_to_host(bus);
  424. struct resource *rp = &hose->io_resource;
  425. void __iomem *addr;
  426. /* Check if port can be supported by that bus. We only check
  427. * the ranges of the PHB though, not the bus itself as the rules
  428. * for forwarding legacy cycles down bridges are not our problem
  429. * here. So if the host bridge supports it, we do it.
  430. */
  431. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  432. offset += port;
  433. if (!(rp->flags & IORESOURCE_IO))
  434. return -ENXIO;
  435. if (offset < rp->start || (offset + size) > rp->end)
  436. return -ENXIO;
  437. addr = hose->io_base_virt + port;
  438. switch(size) {
  439. case 1:
  440. *((u8 *)val) = in_8(addr);
  441. return 1;
  442. case 2:
  443. if (port & 1)
  444. return -EINVAL;
  445. *((u16 *)val) = in_le16(addr);
  446. return 2;
  447. case 4:
  448. if (port & 3)
  449. return -EINVAL;
  450. *((u32 *)val) = in_le32(addr);
  451. return 4;
  452. }
  453. return -EINVAL;
  454. }
  455. /* This provides legacy IO write access on a bus */
  456. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  457. {
  458. unsigned long offset;
  459. struct pci_controller *hose = pci_bus_to_host(bus);
  460. struct resource *rp = &hose->io_resource;
  461. void __iomem *addr;
  462. /* Check if port can be supported by that bus. We only check
  463. * the ranges of the PHB though, not the bus itself as the rules
  464. * for forwarding legacy cycles down bridges are not our problem
  465. * here. So if the host bridge supports it, we do it.
  466. */
  467. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  468. offset += port;
  469. if (!(rp->flags & IORESOURCE_IO))
  470. return -ENXIO;
  471. if (offset < rp->start || (offset + size) > rp->end)
  472. return -ENXIO;
  473. addr = hose->io_base_virt + port;
  474. /* WARNING: The generic code is idiotic. It gets passed a pointer
  475. * to what can be a 1, 2 or 4 byte quantity and always reads that
  476. * as a u32, which means that we have to correct the location of
  477. * the data read within those 32 bits for size 1 and 2
  478. */
  479. switch(size) {
  480. case 1:
  481. out_8(addr, val >> 24);
  482. return 1;
  483. case 2:
  484. if (port & 1)
  485. return -EINVAL;
  486. out_le16(addr, val >> 16);
  487. return 2;
  488. case 4:
  489. if (port & 3)
  490. return -EINVAL;
  491. out_le32(addr, val);
  492. return 4;
  493. }
  494. return -EINVAL;
  495. }
  496. /* This provides legacy IO or memory mmap access on a bus */
  497. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  498. struct vm_area_struct *vma,
  499. enum pci_mmap_state mmap_state)
  500. {
  501. struct pci_controller *hose = pci_bus_to_host(bus);
  502. resource_size_t offset =
  503. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  504. resource_size_t size = vma->vm_end - vma->vm_start;
  505. struct resource *rp;
  506. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  507. pci_domain_nr(bus), bus->number,
  508. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  509. (unsigned long long)offset,
  510. (unsigned long long)(offset + size - 1));
  511. if (mmap_state == pci_mmap_mem) {
  512. /* Hack alert !
  513. *
  514. * Because X is lame and can fail starting if it gets an error trying
  515. * to mmap legacy_mem (instead of just moving on without legacy memory
  516. * access) we fake it here by giving it anonymous memory, effectively
  517. * behaving just like /dev/zero
  518. */
  519. if ((offset + size) > hose->isa_mem_size) {
  520. printk(KERN_DEBUG
  521. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  522. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  523. if (vma->vm_flags & VM_SHARED)
  524. return shmem_zero_setup(vma);
  525. return 0;
  526. }
  527. offset += hose->isa_mem_phys;
  528. } else {
  529. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  530. unsigned long roffset = offset + io_offset;
  531. rp = &hose->io_resource;
  532. if (!(rp->flags & IORESOURCE_IO))
  533. return -ENXIO;
  534. if (roffset < rp->start || (roffset + size) > rp->end)
  535. return -ENXIO;
  536. offset += hose->io_base_phys;
  537. }
  538. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  539. vma->vm_pgoff = offset >> PAGE_SHIFT;
  540. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  541. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  542. vma->vm_end - vma->vm_start,
  543. vma->vm_page_prot);
  544. }
  545. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  546. const struct resource *rsrc,
  547. resource_size_t *start, resource_size_t *end)
  548. {
  549. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  550. resource_size_t offset = 0;
  551. if (hose == NULL)
  552. return;
  553. if (rsrc->flags & IORESOURCE_IO)
  554. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  555. /* We pass a fully fixed up address to userland for MMIO instead of
  556. * a BAR value because X is lame and expects to be able to use that
  557. * to pass to /dev/mem !
  558. *
  559. * That means that we'll have potentially 64 bits values where some
  560. * userland apps only expect 32 (like X itself since it thinks only
  561. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  562. * 32 bits CHRPs :-(
  563. *
  564. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  565. * has been fixed (and the fix spread enough), we can re-enable the
  566. * 2 lines below and pass down a BAR value to userland. In that case
  567. * we'll also have to re-enable the matching code in
  568. * __pci_mmap_make_offset().
  569. *
  570. * BenH.
  571. */
  572. #if 0
  573. else if (rsrc->flags & IORESOURCE_MEM)
  574. offset = hose->pci_mem_offset;
  575. #endif
  576. *start = rsrc->start - offset;
  577. *end = rsrc->end - offset;
  578. }
  579. /**
  580. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  581. * @hose: newly allocated pci_controller to be setup
  582. * @dev: device node of the host bridge
  583. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  584. *
  585. * This function will parse the "ranges" property of a PCI host bridge device
  586. * node and setup the resource mapping of a pci controller based on its
  587. * content.
  588. *
  589. * Life would be boring if it wasn't for a few issues that we have to deal
  590. * with here:
  591. *
  592. * - We can only cope with one IO space range and up to 3 Memory space
  593. * ranges. However, some machines (thanks Apple !) tend to split their
  594. * space into lots of small contiguous ranges. So we have to coalesce.
  595. *
  596. * - We can only cope with all memory ranges having the same offset
  597. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  598. * are setup for a large 1:1 mapping along with a small "window" which
  599. * maps PCI address 0 to some arbitrary high address of the CPU space in
  600. * order to give access to the ISA memory hole.
  601. * The way out of here that I've chosen for now is to always set the
  602. * offset based on the first resource found, then override it if we
  603. * have a different offset and the previous was set by an ISA hole.
  604. *
  605. * - Some busses have IO space not starting at 0, which causes trouble with
  606. * the way we do our IO resource renumbering. The code somewhat deals with
  607. * it for 64 bits but I would expect problems on 32 bits.
  608. *
  609. * - Some 32 bits platforms such as 4xx can have physical space larger than
  610. * 32 bits so we need to use 64 bits values for the parsing
  611. */
  612. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  613. struct device_node *dev,
  614. int primary)
  615. {
  616. const u32 *ranges;
  617. int rlen;
  618. int pna = of_n_addr_cells(dev);
  619. int np = pna + 5;
  620. int memno = 0, isa_hole = -1;
  621. u32 pci_space;
  622. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  623. unsigned long long isa_mb = 0;
  624. struct resource *res;
  625. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  626. dev->full_name, primary ? "(primary)" : "");
  627. /* Get ranges property */
  628. ranges = of_get_property(dev, "ranges", &rlen);
  629. if (ranges == NULL)
  630. return;
  631. /* Parse it */
  632. while ((rlen -= np * 4) >= 0) {
  633. /* Read next ranges element */
  634. pci_space = ranges[0];
  635. pci_addr = of_read_number(ranges + 1, 2);
  636. cpu_addr = of_translate_address(dev, ranges + 3);
  637. size = of_read_number(ranges + pna + 3, 2);
  638. ranges += np;
  639. /* If we failed translation or got a zero-sized region
  640. * (some FW try to feed us with non sensical zero sized regions
  641. * such as power3 which look like some kind of attempt at exposing
  642. * the VGA memory hole)
  643. */
  644. if (cpu_addr == OF_BAD_ADDR || size == 0)
  645. continue;
  646. /* Now consume following elements while they are contiguous */
  647. for (; rlen >= np * sizeof(u32);
  648. ranges += np, rlen -= np * 4) {
  649. if (ranges[0] != pci_space)
  650. break;
  651. pci_next = of_read_number(ranges + 1, 2);
  652. cpu_next = of_translate_address(dev, ranges + 3);
  653. if (pci_next != pci_addr + size ||
  654. cpu_next != cpu_addr + size)
  655. break;
  656. size += of_read_number(ranges + pna + 3, 2);
  657. }
  658. /* Act based on address space type */
  659. res = NULL;
  660. switch ((pci_space >> 24) & 0x3) {
  661. case 1: /* PCI IO space */
  662. printk(KERN_INFO
  663. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  664. cpu_addr, cpu_addr + size - 1, pci_addr);
  665. /* We support only one IO range */
  666. if (hose->pci_io_size) {
  667. printk(KERN_INFO
  668. " \\--> Skipped (too many) !\n");
  669. continue;
  670. }
  671. #ifdef CONFIG_PPC32
  672. /* On 32 bits, limit I/O space to 16MB */
  673. if (size > 0x01000000)
  674. size = 0x01000000;
  675. /* 32 bits needs to map IOs here */
  676. hose->io_base_virt = ioremap(cpu_addr, size);
  677. /* Expect trouble if pci_addr is not 0 */
  678. if (primary)
  679. isa_io_base =
  680. (unsigned long)hose->io_base_virt;
  681. #endif /* CONFIG_PPC32 */
  682. /* pci_io_size and io_base_phys always represent IO
  683. * space starting at 0 so we factor in pci_addr
  684. */
  685. hose->pci_io_size = pci_addr + size;
  686. hose->io_base_phys = cpu_addr - pci_addr;
  687. /* Build resource */
  688. res = &hose->io_resource;
  689. res->flags = IORESOURCE_IO;
  690. res->start = pci_addr;
  691. break;
  692. case 2: /* PCI Memory space */
  693. case 3: /* PCI 64 bits Memory space */
  694. printk(KERN_INFO
  695. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  696. cpu_addr, cpu_addr + size - 1, pci_addr,
  697. (pci_space & 0x40000000) ? "Prefetch" : "");
  698. /* We support only 3 memory ranges */
  699. if (memno >= 3) {
  700. printk(KERN_INFO
  701. " \\--> Skipped (too many) !\n");
  702. continue;
  703. }
  704. /* Handles ISA memory hole space here */
  705. if (pci_addr == 0) {
  706. isa_mb = cpu_addr;
  707. isa_hole = memno;
  708. if (primary || isa_mem_base == 0)
  709. isa_mem_base = cpu_addr;
  710. hose->isa_mem_phys = cpu_addr;
  711. hose->isa_mem_size = size;
  712. }
  713. /* We get the PCI/Mem offset from the first range or
  714. * the, current one if the offset came from an ISA
  715. * hole. If they don't match, bugger.
  716. */
  717. if (memno == 0 ||
  718. (isa_hole >= 0 && pci_addr != 0 &&
  719. hose->pci_mem_offset == isa_mb))
  720. hose->pci_mem_offset = cpu_addr - pci_addr;
  721. else if (pci_addr != 0 &&
  722. hose->pci_mem_offset != cpu_addr - pci_addr) {
  723. printk(KERN_INFO
  724. " \\--> Skipped (offset mismatch) !\n");
  725. continue;
  726. }
  727. /* Build resource */
  728. res = &hose->mem_resources[memno++];
  729. res->flags = IORESOURCE_MEM;
  730. if (pci_space & 0x40000000)
  731. res->flags |= IORESOURCE_PREFETCH;
  732. res->start = cpu_addr;
  733. break;
  734. }
  735. if (res != NULL) {
  736. res->name = dev->full_name;
  737. res->end = res->start + size - 1;
  738. res->parent = NULL;
  739. res->sibling = NULL;
  740. res->child = NULL;
  741. }
  742. }
  743. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  744. * the ISA hole offset, then we need to remove the ISA hole from
  745. * the resource list for that brige
  746. */
  747. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  748. unsigned int next = isa_hole + 1;
  749. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  750. if (next < memno)
  751. memmove(&hose->mem_resources[isa_hole],
  752. &hose->mem_resources[next],
  753. sizeof(struct resource) * (memno - next));
  754. hose->mem_resources[--memno].flags = 0;
  755. }
  756. }
  757. /* Decide whether to display the domain number in /proc */
  758. int pci_proc_domain(struct pci_bus *bus)
  759. {
  760. struct pci_controller *hose = pci_bus_to_host(bus);
  761. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  762. return 0;
  763. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  764. return hose->global_number != 0;
  765. return 1;
  766. }
  767. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  768. struct resource *res)
  769. {
  770. resource_size_t offset = 0, mask = (resource_size_t)-1;
  771. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  772. if (!hose)
  773. return;
  774. if (res->flags & IORESOURCE_IO) {
  775. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  776. mask = 0xffffffffu;
  777. } else if (res->flags & IORESOURCE_MEM)
  778. offset = hose->pci_mem_offset;
  779. region->start = (res->start - offset) & mask;
  780. region->end = (res->end - offset) & mask;
  781. }
  782. EXPORT_SYMBOL(pcibios_resource_to_bus);
  783. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  784. struct pci_bus_region *region)
  785. {
  786. resource_size_t offset = 0, mask = (resource_size_t)-1;
  787. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  788. if (!hose)
  789. return;
  790. if (res->flags & IORESOURCE_IO) {
  791. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  792. mask = 0xffffffffu;
  793. } else if (res->flags & IORESOURCE_MEM)
  794. offset = hose->pci_mem_offset;
  795. res->start = (region->start + offset) & mask;
  796. res->end = (region->end + offset) & mask;
  797. }
  798. EXPORT_SYMBOL(pcibios_bus_to_resource);
  799. /* Fixup a bus resource into a linux resource */
  800. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  801. {
  802. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  803. resource_size_t offset = 0, mask = (resource_size_t)-1;
  804. if (res->flags & IORESOURCE_IO) {
  805. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  806. mask = 0xffffffffu;
  807. } else if (res->flags & IORESOURCE_MEM)
  808. offset = hose->pci_mem_offset;
  809. res->start = (res->start + offset) & mask;
  810. res->end = (res->end + offset) & mask;
  811. }
  812. /* This header fixup will do the resource fixup for all devices as they are
  813. * probed, but not for bridge ranges
  814. */
  815. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  816. {
  817. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  818. int i;
  819. if (!hose) {
  820. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  821. pci_name(dev));
  822. return;
  823. }
  824. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  825. struct resource *res = dev->resource + i;
  826. if (!res->flags)
  827. continue;
  828. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  829. * consider 0 as an unassigned BAR value. It's technically
  830. * a valid value, but linux doesn't like it... so when we can
  831. * re-assign things, we do so, but if we can't, we keep it
  832. * around and hope for the best...
  833. */
  834. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  835. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  836. pci_name(dev), i,
  837. (unsigned long long)res->start,
  838. (unsigned long long)res->end,
  839. (unsigned int)res->flags);
  840. res->end -= res->start;
  841. res->start = 0;
  842. res->flags |= IORESOURCE_UNSET;
  843. continue;
  844. }
  845. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  846. pci_name(dev), i,
  847. (unsigned long long)res->start,\
  848. (unsigned long long)res->end,
  849. (unsigned int)res->flags);
  850. fixup_resource(res, dev);
  851. pr_debug("PCI:%s %016llx-%016llx\n",
  852. pci_name(dev),
  853. (unsigned long long)res->start,
  854. (unsigned long long)res->end);
  855. }
  856. /* Call machine specific resource fixup */
  857. if (ppc_md.pcibios_fixup_resources)
  858. ppc_md.pcibios_fixup_resources(dev);
  859. }
  860. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  861. /* This function tries to figure out if a bridge resource has been initialized
  862. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  863. * things go more smoothly when it gets it right. It should covers cases such
  864. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  865. */
  866. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  867. struct resource *res)
  868. {
  869. struct pci_controller *hose = pci_bus_to_host(bus);
  870. struct pci_dev *dev = bus->self;
  871. resource_size_t offset;
  872. u16 command;
  873. int i;
  874. /* We don't do anything if PCI_PROBE_ONLY is set */
  875. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  876. return 0;
  877. /* Job is a bit different between memory and IO */
  878. if (res->flags & IORESOURCE_MEM) {
  879. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  880. * initialized by somebody
  881. */
  882. if (res->start != hose->pci_mem_offset)
  883. return 0;
  884. /* The BAR is 0, let's check if memory decoding is enabled on
  885. * the bridge. If not, we consider it unassigned
  886. */
  887. pci_read_config_word(dev, PCI_COMMAND, &command);
  888. if ((command & PCI_COMMAND_MEMORY) == 0)
  889. return 1;
  890. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  891. * resources covers that starting address (0 then it's good enough for
  892. * us for memory
  893. */
  894. for (i = 0; i < 3; i++) {
  895. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  896. hose->mem_resources[i].start == hose->pci_mem_offset)
  897. return 0;
  898. }
  899. /* Well, it starts at 0 and we know it will collide so we may as
  900. * well consider it as unassigned. That covers the Apple case.
  901. */
  902. return 1;
  903. } else {
  904. /* If the BAR is non-0, then we consider it assigned */
  905. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  906. if (((res->start - offset) & 0xfffffffful) != 0)
  907. return 0;
  908. /* Here, we are a bit different than memory as typically IO space
  909. * starting at low addresses -is- valid. What we do instead if that
  910. * we consider as unassigned anything that doesn't have IO enabled
  911. * in the PCI command register, and that's it.
  912. */
  913. pci_read_config_word(dev, PCI_COMMAND, &command);
  914. if (command & PCI_COMMAND_IO)
  915. return 0;
  916. /* It's starting at 0 and IO is disabled in the bridge, consider
  917. * it unassigned
  918. */
  919. return 1;
  920. }
  921. }
  922. /* Fixup resources of a PCI<->PCI bridge */
  923. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  924. {
  925. struct resource *res;
  926. int i;
  927. struct pci_dev *dev = bus->self;
  928. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  929. if ((res = bus->resource[i]) == NULL)
  930. continue;
  931. if (!res->flags)
  932. continue;
  933. if (i >= 3 && bus->self->transparent)
  934. continue;
  935. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  936. pci_name(dev), i,
  937. (unsigned long long)res->start,\
  938. (unsigned long long)res->end,
  939. (unsigned int)res->flags);
  940. /* Perform fixup */
  941. fixup_resource(res, dev);
  942. /* Try to detect uninitialized P2P bridge resources,
  943. * and clear them out so they get re-assigned later
  944. */
  945. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  946. res->flags = 0;
  947. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  948. } else {
  949. pr_debug("PCI:%s %016llx-%016llx\n",
  950. pci_name(dev),
  951. (unsigned long long)res->start,
  952. (unsigned long long)res->end);
  953. }
  954. }
  955. }
  956. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  957. {
  958. /* Fix up the bus resources for P2P bridges */
  959. if (bus->self != NULL)
  960. pcibios_fixup_bridge(bus);
  961. /* Platform specific bus fixups. This is currently only used
  962. * by fsl_pci and I'm hoping to get rid of it at some point
  963. */
  964. if (ppc_md.pcibios_fixup_bus)
  965. ppc_md.pcibios_fixup_bus(bus);
  966. /* Setup bus DMA mappings */
  967. if (ppc_md.pci_dma_bus_setup)
  968. ppc_md.pci_dma_bus_setup(bus);
  969. }
  970. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  971. {
  972. struct pci_dev *dev;
  973. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  974. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  975. list_for_each_entry(dev, &bus->devices, bus_list) {
  976. struct dev_archdata *sd = &dev->dev.archdata;
  977. /* Setup OF node pointer in archdata */
  978. sd->of_node = pci_device_to_OF_node(dev);
  979. /* Fixup NUMA node as it may not be setup yet by the generic
  980. * code and is needed by the DMA init
  981. */
  982. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  983. /* Hook up default DMA ops */
  984. sd->dma_ops = pci_dma_ops;
  985. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  986. /* Additional platform DMA/iommu setup */
  987. if (ppc_md.pci_dma_dev_setup)
  988. ppc_md.pci_dma_dev_setup(dev);
  989. /* Read default IRQs and fixup if necessary */
  990. pci_read_irq_line(dev);
  991. if (ppc_md.pci_irq_fixup)
  992. ppc_md.pci_irq_fixup(dev);
  993. }
  994. }
  995. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  996. {
  997. /* When called from the generic PCI probe, read PCI<->PCI bridge
  998. * bases. This is -not- called when generating the PCI tree from
  999. * the OF device-tree.
  1000. */
  1001. if (bus->self != NULL)
  1002. pci_read_bridge_bases(bus);
  1003. /* Now fixup the bus bus */
  1004. pcibios_setup_bus_self(bus);
  1005. /* Now fixup devices on that bus */
  1006. pcibios_setup_bus_devices(bus);
  1007. }
  1008. EXPORT_SYMBOL(pcibios_fixup_bus);
  1009. static int skip_isa_ioresource_align(struct pci_dev *dev)
  1010. {
  1011. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  1012. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  1013. return 1;
  1014. return 0;
  1015. }
  1016. /*
  1017. * We need to avoid collisions with `mirrored' VGA ports
  1018. * and other strange ISA hardware, so we always want the
  1019. * addresses to be allocated in the 0x000-0x0ff region
  1020. * modulo 0x400.
  1021. *
  1022. * Why? Because some silly external IO cards only decode
  1023. * the low 10 bits of the IO address. The 0x00-0xff region
  1024. * is reserved for motherboard devices that decode all 16
  1025. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  1026. * but we want to try to avoid allocating at 0x2900-0x2bff
  1027. * which might have be mirrored at 0x0100-0x03ff..
  1028. */
  1029. void pcibios_align_resource(void *data, struct resource *res,
  1030. resource_size_t size, resource_size_t align)
  1031. {
  1032. struct pci_dev *dev = data;
  1033. if (res->flags & IORESOURCE_IO) {
  1034. resource_size_t start = res->start;
  1035. if (skip_isa_ioresource_align(dev))
  1036. return;
  1037. if (start & 0x300) {
  1038. start = (start + 0x3ff) & ~0x3ff;
  1039. res->start = start;
  1040. }
  1041. }
  1042. }
  1043. EXPORT_SYMBOL(pcibios_align_resource);
  1044. /*
  1045. * Reparent resource children of pr that conflict with res
  1046. * under res, and make res replace those children.
  1047. */
  1048. static int __init reparent_resources(struct resource *parent,
  1049. struct resource *res)
  1050. {
  1051. struct resource *p, **pp;
  1052. struct resource **firstpp = NULL;
  1053. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1054. if (p->end < res->start)
  1055. continue;
  1056. if (res->end < p->start)
  1057. break;
  1058. if (p->start < res->start || p->end > res->end)
  1059. return -1; /* not completely contained */
  1060. if (firstpp == NULL)
  1061. firstpp = pp;
  1062. }
  1063. if (firstpp == NULL)
  1064. return -1; /* didn't find any conflicting entries? */
  1065. res->parent = parent;
  1066. res->child = *firstpp;
  1067. res->sibling = *pp;
  1068. *firstpp = res;
  1069. *pp = NULL;
  1070. for (p = res->child; p != NULL; p = p->sibling) {
  1071. p->parent = res;
  1072. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1073. p->name,
  1074. (unsigned long long)p->start,
  1075. (unsigned long long)p->end, res->name);
  1076. }
  1077. return 0;
  1078. }
  1079. /*
  1080. * Handle resources of PCI devices. If the world were perfect, we could
  1081. * just allocate all the resource regions and do nothing more. It isn't.
  1082. * On the other hand, we cannot just re-allocate all devices, as it would
  1083. * require us to know lots of host bridge internals. So we attempt to
  1084. * keep as much of the original configuration as possible, but tweak it
  1085. * when it's found to be wrong.
  1086. *
  1087. * Known BIOS problems we have to work around:
  1088. * - I/O or memory regions not configured
  1089. * - regions configured, but not enabled in the command register
  1090. * - bogus I/O addresses above 64K used
  1091. * - expansion ROMs left enabled (this may sound harmless, but given
  1092. * the fact the PCI specs explicitly allow address decoders to be
  1093. * shared between expansion ROMs and other resource regions, it's
  1094. * at least dangerous)
  1095. *
  1096. * Our solution:
  1097. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1098. * This gives us fixed barriers on where we can allocate.
  1099. * (2) Allocate resources for all enabled devices. If there is
  1100. * a collision, just mark the resource as unallocated. Also
  1101. * disable expansion ROMs during this step.
  1102. * (3) Try to allocate resources for disabled devices. If the
  1103. * resources were assigned correctly, everything goes well,
  1104. * if they weren't, they won't disturb allocation of other
  1105. * resources.
  1106. * (4) Assign new addresses to resources which were either
  1107. * not configured at all or misconfigured. If explicitly
  1108. * requested by the user, configure expansion ROM address
  1109. * as well.
  1110. */
  1111. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1112. {
  1113. struct pci_bus *b;
  1114. int i;
  1115. struct resource *res, *pr;
  1116. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1117. pci_domain_nr(bus), bus->number);
  1118. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1119. if ((res = bus->resource[i]) == NULL || !res->flags
  1120. || res->start > res->end || res->parent)
  1121. continue;
  1122. if (bus->parent == NULL)
  1123. pr = (res->flags & IORESOURCE_IO) ?
  1124. &ioport_resource : &iomem_resource;
  1125. else {
  1126. /* Don't bother with non-root busses when
  1127. * re-assigning all resources. We clear the
  1128. * resource flags as if they were colliding
  1129. * and as such ensure proper re-allocation
  1130. * later.
  1131. */
  1132. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1133. goto clear_resource;
  1134. pr = pci_find_parent_resource(bus->self, res);
  1135. if (pr == res) {
  1136. /* this happens when the generic PCI
  1137. * code (wrongly) decides that this
  1138. * bridge is transparent -- paulus
  1139. */
  1140. continue;
  1141. }
  1142. }
  1143. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1144. "[0x%x], parent %p (%s)\n",
  1145. bus->self ? pci_name(bus->self) : "PHB",
  1146. bus->number, i,
  1147. (unsigned long long)res->start,
  1148. (unsigned long long)res->end,
  1149. (unsigned int)res->flags,
  1150. pr, (pr && pr->name) ? pr->name : "nil");
  1151. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1152. if (request_resource(pr, res) == 0)
  1153. continue;
  1154. /*
  1155. * Must be a conflict with an existing entry.
  1156. * Move that entry (or entries) under the
  1157. * bridge resource and try again.
  1158. */
  1159. if (reparent_resources(pr, res) == 0)
  1160. continue;
  1161. }
  1162. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1163. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1164. clear_resource:
  1165. res->flags = 0;
  1166. }
  1167. list_for_each_entry(b, &bus->children, node)
  1168. pcibios_allocate_bus_resources(b);
  1169. }
  1170. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1171. {
  1172. struct resource *pr, *r = &dev->resource[idx];
  1173. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1174. pci_name(dev), idx,
  1175. (unsigned long long)r->start,
  1176. (unsigned long long)r->end,
  1177. (unsigned int)r->flags);
  1178. pr = pci_find_parent_resource(dev, r);
  1179. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1180. request_resource(pr, r) < 0) {
  1181. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1182. " of device %s, will remap\n", idx, pci_name(dev));
  1183. if (pr)
  1184. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1185. pr,
  1186. (unsigned long long)pr->start,
  1187. (unsigned long long)pr->end,
  1188. (unsigned int)pr->flags);
  1189. /* We'll assign a new address later */
  1190. r->flags |= IORESOURCE_UNSET;
  1191. r->end -= r->start;
  1192. r->start = 0;
  1193. }
  1194. }
  1195. static void __init pcibios_allocate_resources(int pass)
  1196. {
  1197. struct pci_dev *dev = NULL;
  1198. int idx, disabled;
  1199. u16 command;
  1200. struct resource *r;
  1201. for_each_pci_dev(dev) {
  1202. pci_read_config_word(dev, PCI_COMMAND, &command);
  1203. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1204. r = &dev->resource[idx];
  1205. if (r->parent) /* Already allocated */
  1206. continue;
  1207. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1208. continue; /* Not assigned at all */
  1209. /* We only allocate ROMs on pass 1 just in case they
  1210. * have been screwed up by firmware
  1211. */
  1212. if (idx == PCI_ROM_RESOURCE )
  1213. disabled = 1;
  1214. if (r->flags & IORESOURCE_IO)
  1215. disabled = !(command & PCI_COMMAND_IO);
  1216. else
  1217. disabled = !(command & PCI_COMMAND_MEMORY);
  1218. if (pass == disabled)
  1219. alloc_resource(dev, idx);
  1220. }
  1221. if (pass)
  1222. continue;
  1223. r = &dev->resource[PCI_ROM_RESOURCE];
  1224. if (r->flags) {
  1225. /* Turn the ROM off, leave the resource region,
  1226. * but keep it unregistered.
  1227. */
  1228. u32 reg;
  1229. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1230. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1231. pr_debug("PCI: Switching off ROM of %s\n",
  1232. pci_name(dev));
  1233. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1234. pci_write_config_dword(dev, dev->rom_base_reg,
  1235. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1236. }
  1237. }
  1238. }
  1239. }
  1240. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1241. {
  1242. struct pci_controller *hose = pci_bus_to_host(bus);
  1243. resource_size_t offset;
  1244. struct resource *res, *pres;
  1245. int i;
  1246. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1247. /* Check for IO */
  1248. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1249. goto no_io;
  1250. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1251. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1252. BUG_ON(res == NULL);
  1253. res->name = "Legacy IO";
  1254. res->flags = IORESOURCE_IO;
  1255. res->start = offset;
  1256. res->end = (offset + 0xfff) & 0xfffffffful;
  1257. pr_debug("Candidate legacy IO: %pR\n", res);
  1258. if (request_resource(&hose->io_resource, res)) {
  1259. printk(KERN_DEBUG
  1260. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1261. pci_domain_nr(bus), bus->number, res);
  1262. kfree(res);
  1263. }
  1264. no_io:
  1265. /* Check for memory */
  1266. offset = hose->pci_mem_offset;
  1267. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1268. for (i = 0; i < 3; i++) {
  1269. pres = &hose->mem_resources[i];
  1270. if (!(pres->flags & IORESOURCE_MEM))
  1271. continue;
  1272. pr_debug("hose mem res: %pR\n", pres);
  1273. if ((pres->start - offset) <= 0xa0000 &&
  1274. (pres->end - offset) >= 0xbffff)
  1275. break;
  1276. }
  1277. if (i >= 3)
  1278. return;
  1279. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1280. BUG_ON(res == NULL);
  1281. res->name = "Legacy VGA memory";
  1282. res->flags = IORESOURCE_MEM;
  1283. res->start = 0xa0000 + offset;
  1284. res->end = 0xbffff + offset;
  1285. pr_debug("Candidate VGA memory: %pR\n", res);
  1286. if (request_resource(pres, res)) {
  1287. printk(KERN_DEBUG
  1288. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1289. pci_domain_nr(bus), bus->number, res);
  1290. kfree(res);
  1291. }
  1292. }
  1293. void __init pcibios_resource_survey(void)
  1294. {
  1295. struct pci_bus *b;
  1296. /* Allocate and assign resources. If we re-assign everything, then
  1297. * we skip the allocate phase
  1298. */
  1299. list_for_each_entry(b, &pci_root_buses, node)
  1300. pcibios_allocate_bus_resources(b);
  1301. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1302. pcibios_allocate_resources(0);
  1303. pcibios_allocate_resources(1);
  1304. }
  1305. /* Before we start assigning unassigned resource, we try to reserve
  1306. * the low IO area and the VGA memory area if they intersect the
  1307. * bus available resources to avoid allocating things on top of them
  1308. */
  1309. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1310. list_for_each_entry(b, &pci_root_buses, node)
  1311. pcibios_reserve_legacy_regions(b);
  1312. }
  1313. /* Now, if the platform didn't decide to blindly trust the firmware,
  1314. * we proceed to assigning things that were left unassigned
  1315. */
  1316. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1317. pr_debug("PCI: Assigning unassigned resources...\n");
  1318. pci_assign_unassigned_resources();
  1319. }
  1320. /* Call machine dependent fixup */
  1321. if (ppc_md.pcibios_fixup)
  1322. ppc_md.pcibios_fixup();
  1323. }
  1324. #ifdef CONFIG_HOTPLUG
  1325. /* This is used by the PCI hotplug driver to allocate resource
  1326. * of newly plugged busses. We can try to consolidate with the
  1327. * rest of the code later, for now, keep it as-is as our main
  1328. * resource allocation function doesn't deal with sub-trees yet.
  1329. */
  1330. void pcibios_claim_one_bus(struct pci_bus *bus)
  1331. {
  1332. struct pci_dev *dev;
  1333. struct pci_bus *child_bus;
  1334. list_for_each_entry(dev, &bus->devices, bus_list) {
  1335. int i;
  1336. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1337. struct resource *r = &dev->resource[i];
  1338. if (r->parent || !r->start || !r->flags)
  1339. continue;
  1340. pr_debug("PCI: Claiming %s: "
  1341. "Resource %d: %016llx..%016llx [%x]\n",
  1342. pci_name(dev), i,
  1343. (unsigned long long)r->start,
  1344. (unsigned long long)r->end,
  1345. (unsigned int)r->flags);
  1346. pci_claim_resource(dev, i);
  1347. }
  1348. }
  1349. list_for_each_entry(child_bus, &bus->children, node)
  1350. pcibios_claim_one_bus(child_bus);
  1351. }
  1352. /* pcibios_finish_adding_to_bus
  1353. *
  1354. * This is to be called by the hotplug code after devices have been
  1355. * added to a bus, this include calling it for a PHB that is just
  1356. * being added
  1357. */
  1358. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1359. {
  1360. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1361. pci_domain_nr(bus), bus->number);
  1362. /* Allocate bus and devices resources */
  1363. pcibios_allocate_bus_resources(bus);
  1364. pcibios_claim_one_bus(bus);
  1365. /* Add new devices to global lists. Register in proc, sysfs. */
  1366. pci_bus_add_devices(bus);
  1367. /* Fixup EEH */
  1368. eeh_add_device_tree_late(bus);
  1369. }
  1370. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1371. #endif /* CONFIG_HOTPLUG */
  1372. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1373. {
  1374. if (ppc_md.pcibios_enable_device_hook)
  1375. if (ppc_md.pcibios_enable_device_hook(dev))
  1376. return -EINVAL;
  1377. return pci_enable_resources(dev, mask);
  1378. }
  1379. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1380. {
  1381. struct pci_bus *bus = hose->bus;
  1382. struct resource *res;
  1383. int i;
  1384. /* Hookup PHB IO resource */
  1385. bus->resource[0] = res = &hose->io_resource;
  1386. if (!res->flags) {
  1387. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1388. " bridge %s (domain %d)\n",
  1389. hose->dn->full_name, hose->global_number);
  1390. #ifdef CONFIG_PPC32
  1391. /* Workaround for lack of IO resource only on 32-bit */
  1392. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1393. res->end = res->start + IO_SPACE_LIMIT;
  1394. res->flags = IORESOURCE_IO;
  1395. #endif /* CONFIG_PPC32 */
  1396. }
  1397. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1398. (unsigned long long)res->start,
  1399. (unsigned long long)res->end,
  1400. (unsigned long)res->flags);
  1401. /* Hookup PHB Memory resources */
  1402. for (i = 0; i < 3; ++i) {
  1403. res = &hose->mem_resources[i];
  1404. if (!res->flags) {
  1405. if (i > 0)
  1406. continue;
  1407. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1408. "host bridge %s (domain %d)\n",
  1409. hose->dn->full_name, hose->global_number);
  1410. #ifdef CONFIG_PPC32
  1411. /* Workaround for lack of MEM resource only on 32-bit */
  1412. res->start = hose->pci_mem_offset;
  1413. res->end = (resource_size_t)-1LL;
  1414. res->flags = IORESOURCE_MEM;
  1415. #endif /* CONFIG_PPC32 */
  1416. }
  1417. bus->resource[i+1] = res;
  1418. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1419. (unsigned long long)res->start,
  1420. (unsigned long long)res->end,
  1421. (unsigned long)res->flags);
  1422. }
  1423. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1424. (unsigned long long)hose->pci_mem_offset);
  1425. pr_debug("PCI: PHB IO offset = %08lx\n",
  1426. (unsigned long)hose->io_base_virt - _IO_BASE);
  1427. }