unaligned.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763
  1. /*
  2. * Unaligned memory access handler
  3. *
  4. * Copyright (C) 2001 Randolph Chung <tausq@debian.org>
  5. * Significantly tweaked by LaMont Jones <lamont@debian.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/jiffies.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/sched.h>
  26. #include <linux/signal.h>
  27. #include <asm/uaccess.h>
  28. /* #define DEBUG_UNALIGNED 1 */
  29. #ifdef DEBUG_UNALIGNED
  30. #define DPRINTF(fmt, args...) do { printk(KERN_DEBUG "%s:%d:%s ", __FILE__, __LINE__, __func__ ); printk(KERN_DEBUG fmt, ##args ); } while (0)
  31. #else
  32. #define DPRINTF(fmt, args...)
  33. #endif
  34. #ifdef CONFIG_64BIT
  35. #define RFMT "%016lx"
  36. #else
  37. #define RFMT "%08lx"
  38. #endif
  39. #define FIXUP_BRANCH(lbl) \
  40. "\tldil L%%" #lbl ", %%r1\n" \
  41. "\tldo R%%" #lbl "(%%r1), %%r1\n" \
  42. "\tbv,n %%r0(%%r1)\n"
  43. /* If you use FIXUP_BRANCH, then you must list this clobber */
  44. #define FIXUP_BRANCH_CLOBBER "r1"
  45. /* 1111 1100 0000 0000 0001 0011 1100 0000 */
  46. #define OPCODE1(a,b,c) ((a)<<26|(b)<<12|(c)<<6)
  47. #define OPCODE2(a,b) ((a)<<26|(b)<<1)
  48. #define OPCODE3(a,b) ((a)<<26|(b)<<2)
  49. #define OPCODE4(a) ((a)<<26)
  50. #define OPCODE1_MASK OPCODE1(0x3f,1,0xf)
  51. #define OPCODE2_MASK OPCODE2(0x3f,1)
  52. #define OPCODE3_MASK OPCODE3(0x3f,1)
  53. #define OPCODE4_MASK OPCODE4(0x3f)
  54. /* skip LDB - never unaligned (index) */
  55. #define OPCODE_LDH_I OPCODE1(0x03,0,0x1)
  56. #define OPCODE_LDW_I OPCODE1(0x03,0,0x2)
  57. #define OPCODE_LDD_I OPCODE1(0x03,0,0x3)
  58. #define OPCODE_LDDA_I OPCODE1(0x03,0,0x4)
  59. #define OPCODE_LDCD_I OPCODE1(0x03,0,0x5)
  60. #define OPCODE_LDWA_I OPCODE1(0x03,0,0x6)
  61. #define OPCODE_LDCW_I OPCODE1(0x03,0,0x7)
  62. /* skip LDB - never unaligned (short) */
  63. #define OPCODE_LDH_S OPCODE1(0x03,1,0x1)
  64. #define OPCODE_LDW_S OPCODE1(0x03,1,0x2)
  65. #define OPCODE_LDD_S OPCODE1(0x03,1,0x3)
  66. #define OPCODE_LDDA_S OPCODE1(0x03,1,0x4)
  67. #define OPCODE_LDCD_S OPCODE1(0x03,1,0x5)
  68. #define OPCODE_LDWA_S OPCODE1(0x03,1,0x6)
  69. #define OPCODE_LDCW_S OPCODE1(0x03,1,0x7)
  70. /* skip STB - never unaligned */
  71. #define OPCODE_STH OPCODE1(0x03,1,0x9)
  72. #define OPCODE_STW OPCODE1(0x03,1,0xa)
  73. #define OPCODE_STD OPCODE1(0x03,1,0xb)
  74. /* skip STBY - never unaligned */
  75. /* skip STDBY - never unaligned */
  76. #define OPCODE_STWA OPCODE1(0x03,1,0xe)
  77. #define OPCODE_STDA OPCODE1(0x03,1,0xf)
  78. #define OPCODE_FLDWX OPCODE1(0x09,0,0x0)
  79. #define OPCODE_FLDWXR OPCODE1(0x09,0,0x1)
  80. #define OPCODE_FSTWX OPCODE1(0x09,0,0x8)
  81. #define OPCODE_FSTWXR OPCODE1(0x09,0,0x9)
  82. #define OPCODE_FLDWS OPCODE1(0x09,1,0x0)
  83. #define OPCODE_FLDWSR OPCODE1(0x09,1,0x1)
  84. #define OPCODE_FSTWS OPCODE1(0x09,1,0x8)
  85. #define OPCODE_FSTWSR OPCODE1(0x09,1,0x9)
  86. #define OPCODE_FLDDX OPCODE1(0x0b,0,0x0)
  87. #define OPCODE_FSTDX OPCODE1(0x0b,0,0x8)
  88. #define OPCODE_FLDDS OPCODE1(0x0b,1,0x0)
  89. #define OPCODE_FSTDS OPCODE1(0x0b,1,0x8)
  90. #define OPCODE_LDD_L OPCODE2(0x14,0)
  91. #define OPCODE_FLDD_L OPCODE2(0x14,1)
  92. #define OPCODE_STD_L OPCODE2(0x1c,0)
  93. #define OPCODE_FSTD_L OPCODE2(0x1c,1)
  94. #define OPCODE_LDW_M OPCODE3(0x17,1)
  95. #define OPCODE_FLDW_L OPCODE3(0x17,0)
  96. #define OPCODE_FSTW_L OPCODE3(0x1f,0)
  97. #define OPCODE_STW_M OPCODE3(0x1f,1)
  98. #define OPCODE_LDH_L OPCODE4(0x11)
  99. #define OPCODE_LDW_L OPCODE4(0x12)
  100. #define OPCODE_LDWM OPCODE4(0x13)
  101. #define OPCODE_STH_L OPCODE4(0x19)
  102. #define OPCODE_STW_L OPCODE4(0x1A)
  103. #define OPCODE_STWM OPCODE4(0x1B)
  104. #define MAJOR_OP(i) (((i)>>26)&0x3f)
  105. #define R1(i) (((i)>>21)&0x1f)
  106. #define R2(i) (((i)>>16)&0x1f)
  107. #define R3(i) ((i)&0x1f)
  108. #define FR3(i) ((((i)<<1)&0x1f)|(((i)>>6)&1))
  109. #define IM(i,n) (((i)>>1&((1<<(n-1))-1))|((i)&1?((0-1L)<<(n-1)):0))
  110. #define IM5_2(i) IM((i)>>16,5)
  111. #define IM5_3(i) IM((i),5)
  112. #define IM14(i) IM((i),14)
  113. #define ERR_NOTHANDLED -1
  114. #define ERR_PAGEFAULT -2
  115. int unaligned_enabled __read_mostly = 1;
  116. void die_if_kernel (char *str, struct pt_regs *regs, long err);
  117. static int emulate_ldh(struct pt_regs *regs, int toreg)
  118. {
  119. unsigned long saddr = regs->ior;
  120. unsigned long val = 0;
  121. int ret;
  122. DPRINTF("load " RFMT ":" RFMT " to r%d for 2 bytes\n",
  123. regs->isr, regs->ior, toreg);
  124. __asm__ __volatile__ (
  125. " mtsp %4, %%sr1\n"
  126. "1: ldbs 0(%%sr1,%3), %%r20\n"
  127. "2: ldbs 1(%%sr1,%3), %0\n"
  128. " depw %%r20, 23, 24, %0\n"
  129. " copy %%r0, %1\n"
  130. "3: \n"
  131. " .section .fixup,\"ax\"\n"
  132. "4: ldi -2, %1\n"
  133. FIXUP_BRANCH(3b)
  134. " .previous\n"
  135. ASM_EXCEPTIONTABLE_ENTRY(1b, 4b)
  136. ASM_EXCEPTIONTABLE_ENTRY(2b, 4b)
  137. : "=r" (val), "=r" (ret)
  138. : "0" (val), "r" (saddr), "r" (regs->isr)
  139. : "r20", FIXUP_BRANCH_CLOBBER );
  140. DPRINTF("val = 0x" RFMT "\n", val);
  141. if (toreg)
  142. regs->gr[toreg] = val;
  143. return ret;
  144. }
  145. static int emulate_ldw(struct pt_regs *regs, int toreg, int flop)
  146. {
  147. unsigned long saddr = regs->ior;
  148. unsigned long val = 0;
  149. int ret;
  150. DPRINTF("load " RFMT ":" RFMT " to r%d for 4 bytes\n",
  151. regs->isr, regs->ior, toreg);
  152. __asm__ __volatile__ (
  153. " zdep %3,28,2,%%r19\n" /* r19=(ofs&3)*8 */
  154. " mtsp %4, %%sr1\n"
  155. " depw %%r0,31,2,%3\n"
  156. "1: ldw 0(%%sr1,%3),%0\n"
  157. "2: ldw 4(%%sr1,%3),%%r20\n"
  158. " subi 32,%%r19,%%r19\n"
  159. " mtctl %%r19,11\n"
  160. " vshd %0,%%r20,%0\n"
  161. " copy %%r0, %1\n"
  162. "3: \n"
  163. " .section .fixup,\"ax\"\n"
  164. "4: ldi -2, %1\n"
  165. FIXUP_BRANCH(3b)
  166. " .previous\n"
  167. ASM_EXCEPTIONTABLE_ENTRY(1b, 4b)
  168. ASM_EXCEPTIONTABLE_ENTRY(2b, 4b)
  169. : "=r" (val), "=r" (ret)
  170. : "0" (val), "r" (saddr), "r" (regs->isr)
  171. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  172. DPRINTF("val = 0x" RFMT "\n", val);
  173. if (flop)
  174. ((__u32*)(regs->fr))[toreg] = val;
  175. else if (toreg)
  176. regs->gr[toreg] = val;
  177. return ret;
  178. }
  179. static int emulate_ldd(struct pt_regs *regs, int toreg, int flop)
  180. {
  181. unsigned long saddr = regs->ior;
  182. __u64 val = 0;
  183. int ret;
  184. DPRINTF("load " RFMT ":" RFMT " to r%d for 8 bytes\n",
  185. regs->isr, regs->ior, toreg);
  186. #ifdef CONFIG_PA20
  187. #ifndef CONFIG_64BIT
  188. if (!flop)
  189. return -1;
  190. #endif
  191. __asm__ __volatile__ (
  192. " depd,z %3,60,3,%%r19\n" /* r19=(ofs&7)*8 */
  193. " mtsp %4, %%sr1\n"
  194. " depd %%r0,63,3,%3\n"
  195. "1: ldd 0(%%sr1,%3),%0\n"
  196. "2: ldd 8(%%sr1,%3),%%r20\n"
  197. " subi 64,%%r19,%%r19\n"
  198. " mtsar %%r19\n"
  199. " shrpd %0,%%r20,%%sar,%0\n"
  200. " copy %%r0, %1\n"
  201. "3: \n"
  202. " .section .fixup,\"ax\"\n"
  203. "4: ldi -2, %1\n"
  204. FIXUP_BRANCH(3b)
  205. " .previous\n"
  206. ASM_EXCEPTIONTABLE_ENTRY(1b,4b)
  207. ASM_EXCEPTIONTABLE_ENTRY(2b,4b)
  208. : "=r" (val), "=r" (ret)
  209. : "0" (val), "r" (saddr), "r" (regs->isr)
  210. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  211. #else
  212. {
  213. unsigned long valh=0,vall=0;
  214. __asm__ __volatile__ (
  215. " zdep %5,29,2,%%r19\n" /* r19=(ofs&3)*8 */
  216. " mtsp %6, %%sr1\n"
  217. " dep %%r0,31,2,%5\n"
  218. "1: ldw 0(%%sr1,%5),%0\n"
  219. "2: ldw 4(%%sr1,%5),%1\n"
  220. "3: ldw 8(%%sr1,%5),%%r20\n"
  221. " subi 32,%%r19,%%r19\n"
  222. " mtsar %%r19\n"
  223. " vshd %0,%1,%0\n"
  224. " vshd %1,%%r20,%1\n"
  225. " copy %%r0, %2\n"
  226. "4: \n"
  227. " .section .fixup,\"ax\"\n"
  228. "5: ldi -2, %2\n"
  229. FIXUP_BRANCH(4b)
  230. " .previous\n"
  231. ASM_EXCEPTIONTABLE_ENTRY(1b,5b)
  232. ASM_EXCEPTIONTABLE_ENTRY(2b,5b)
  233. ASM_EXCEPTIONTABLE_ENTRY(3b,5b)
  234. : "=r" (valh), "=r" (vall), "=r" (ret)
  235. : "0" (valh), "1" (vall), "r" (saddr), "r" (regs->isr)
  236. : "r19", "r20", FIXUP_BRANCH_CLOBBER );
  237. val=((__u64)valh<<32)|(__u64)vall;
  238. }
  239. #endif
  240. DPRINTF("val = 0x%llx\n", val);
  241. if (flop)
  242. regs->fr[toreg] = val;
  243. else if (toreg)
  244. regs->gr[toreg] = val;
  245. return ret;
  246. }
  247. static int emulate_sth(struct pt_regs *regs, int frreg)
  248. {
  249. unsigned long val = regs->gr[frreg];
  250. int ret;
  251. if (!frreg)
  252. val = 0;
  253. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 2 bytes\n", frreg,
  254. val, regs->isr, regs->ior);
  255. __asm__ __volatile__ (
  256. " mtsp %3, %%sr1\n"
  257. " extrw,u %1, 23, 8, %%r19\n"
  258. "1: stb %1, 1(%%sr1, %2)\n"
  259. "2: stb %%r19, 0(%%sr1, %2)\n"
  260. " copy %%r0, %0\n"
  261. "3: \n"
  262. " .section .fixup,\"ax\"\n"
  263. "4: ldi -2, %0\n"
  264. FIXUP_BRANCH(3b)
  265. " .previous\n"
  266. ASM_EXCEPTIONTABLE_ENTRY(1b,4b)
  267. ASM_EXCEPTIONTABLE_ENTRY(2b,4b)
  268. : "=r" (ret)
  269. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  270. : "r19", FIXUP_BRANCH_CLOBBER );
  271. return ret;
  272. }
  273. static int emulate_stw(struct pt_regs *regs, int frreg, int flop)
  274. {
  275. unsigned long val;
  276. int ret;
  277. if (flop)
  278. val = ((__u32*)(regs->fr))[frreg];
  279. else if (frreg)
  280. val = regs->gr[frreg];
  281. else
  282. val = 0;
  283. DPRINTF("store r%d (0x" RFMT ") to " RFMT ":" RFMT " for 4 bytes\n", frreg,
  284. val, regs->isr, regs->ior);
  285. __asm__ __volatile__ (
  286. " mtsp %3, %%sr1\n"
  287. " zdep %2, 28, 2, %%r19\n"
  288. " dep %%r0, 31, 2, %2\n"
  289. " mtsar %%r19\n"
  290. " depwi,z -2, %%sar, 32, %%r19\n"
  291. "1: ldw 0(%%sr1,%2),%%r20\n"
  292. "2: ldw 4(%%sr1,%2),%%r21\n"
  293. " vshd %%r0, %1, %%r22\n"
  294. " vshd %1, %%r0, %%r1\n"
  295. " and %%r20, %%r19, %%r20\n"
  296. " andcm %%r21, %%r19, %%r21\n"
  297. " or %%r22, %%r20, %%r20\n"
  298. " or %%r1, %%r21, %%r21\n"
  299. " stw %%r20,0(%%sr1,%2)\n"
  300. " stw %%r21,4(%%sr1,%2)\n"
  301. " copy %%r0, %0\n"
  302. "3: \n"
  303. " .section .fixup,\"ax\"\n"
  304. "4: ldi -2, %0\n"
  305. FIXUP_BRANCH(3b)
  306. " .previous\n"
  307. ASM_EXCEPTIONTABLE_ENTRY(1b,4b)
  308. ASM_EXCEPTIONTABLE_ENTRY(2b,4b)
  309. : "=r" (ret)
  310. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  311. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  312. return 0;
  313. }
  314. static int emulate_std(struct pt_regs *regs, int frreg, int flop)
  315. {
  316. __u64 val;
  317. int ret;
  318. if (flop)
  319. val = regs->fr[frreg];
  320. else if (frreg)
  321. val = regs->gr[frreg];
  322. else
  323. val = 0;
  324. DPRINTF("store r%d (0x%016llx) to " RFMT ":" RFMT " for 8 bytes\n", frreg,
  325. val, regs->isr, regs->ior);
  326. #ifdef CONFIG_PA20
  327. #ifndef CONFIG_64BIT
  328. if (!flop)
  329. return -1;
  330. #endif
  331. __asm__ __volatile__ (
  332. " mtsp %3, %%sr1\n"
  333. " depd,z %2, 60, 3, %%r19\n"
  334. " depd %%r0, 63, 3, %2\n"
  335. " mtsar %%r19\n"
  336. " depdi,z -2, %%sar, 64, %%r19\n"
  337. "1: ldd 0(%%sr1,%2),%%r20\n"
  338. "2: ldd 8(%%sr1,%2),%%r21\n"
  339. " shrpd %%r0, %1, %%sar, %%r22\n"
  340. " shrpd %1, %%r0, %%sar, %%r1\n"
  341. " and %%r20, %%r19, %%r20\n"
  342. " andcm %%r21, %%r19, %%r21\n"
  343. " or %%r22, %%r20, %%r20\n"
  344. " or %%r1, %%r21, %%r21\n"
  345. "3: std %%r20,0(%%sr1,%2)\n"
  346. "4: std %%r21,8(%%sr1,%2)\n"
  347. " copy %%r0, %0\n"
  348. "5: \n"
  349. " .section .fixup,\"ax\"\n"
  350. "6: ldi -2, %0\n"
  351. FIXUP_BRANCH(5b)
  352. " .previous\n"
  353. ASM_EXCEPTIONTABLE_ENTRY(1b,6b)
  354. ASM_EXCEPTIONTABLE_ENTRY(2b,6b)
  355. ASM_EXCEPTIONTABLE_ENTRY(3b,6b)
  356. ASM_EXCEPTIONTABLE_ENTRY(4b,6b)
  357. : "=r" (ret)
  358. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  359. : "r19", "r20", "r21", "r22", "r1", FIXUP_BRANCH_CLOBBER );
  360. #else
  361. {
  362. unsigned long valh=(val>>32),vall=(val&0xffffffffl);
  363. __asm__ __volatile__ (
  364. " mtsp %4, %%sr1\n"
  365. " zdep %2, 29, 2, %%r19\n"
  366. " dep %%r0, 31, 2, %2\n"
  367. " mtsar %%r19\n"
  368. " zvdepi -2, 32, %%r19\n"
  369. "1: ldw 0(%%sr1,%3),%%r20\n"
  370. "2: ldw 8(%%sr1,%3),%%r21\n"
  371. " vshd %1, %2, %%r1\n"
  372. " vshd %%r0, %1, %1\n"
  373. " vshd %2, %%r0, %2\n"
  374. " and %%r20, %%r19, %%r20\n"
  375. " andcm %%r21, %%r19, %%r21\n"
  376. " or %1, %%r20, %1\n"
  377. " or %2, %%r21, %2\n"
  378. "3: stw %1,0(%%sr1,%1)\n"
  379. "4: stw %%r1,4(%%sr1,%3)\n"
  380. "5: stw %2,8(%%sr1,%3)\n"
  381. " copy %%r0, %0\n"
  382. "6: \n"
  383. " .section .fixup,\"ax\"\n"
  384. "7: ldi -2, %0\n"
  385. FIXUP_BRANCH(6b)
  386. " .previous\n"
  387. ASM_EXCEPTIONTABLE_ENTRY(1b,7b)
  388. ASM_EXCEPTIONTABLE_ENTRY(2b,7b)
  389. ASM_EXCEPTIONTABLE_ENTRY(3b,7b)
  390. ASM_EXCEPTIONTABLE_ENTRY(4b,7b)
  391. ASM_EXCEPTIONTABLE_ENTRY(5b,7b)
  392. : "=r" (ret)
  393. : "r" (valh), "r" (vall), "r" (regs->ior), "r" (regs->isr)
  394. : "r19", "r20", "r21", "r1", FIXUP_BRANCH_CLOBBER );
  395. }
  396. #endif
  397. return ret;
  398. }
  399. void handle_unaligned(struct pt_regs *regs)
  400. {
  401. static unsigned long unaligned_count = 0;
  402. static unsigned long last_time = 0;
  403. unsigned long newbase = R1(regs->iir)?regs->gr[R1(regs->iir)]:0;
  404. int modify = 0;
  405. int ret = ERR_NOTHANDLED;
  406. struct siginfo si;
  407. register int flop=0; /* true if this is a flop */
  408. /* log a message with pacing */
  409. if (user_mode(regs)) {
  410. if (current->thread.flags & PARISC_UAC_SIGBUS) {
  411. goto force_sigbus;
  412. }
  413. if (unaligned_count > 5 &&
  414. time_after(jiffies, last_time + 5 * HZ)) {
  415. unaligned_count = 0;
  416. last_time = jiffies;
  417. }
  418. if (!(current->thread.flags & PARISC_UAC_NOPRINT)
  419. && ++unaligned_count < 5) {
  420. char buf[256];
  421. sprintf(buf, "%s(%d): unaligned access to 0x" RFMT " at ip=0x" RFMT "\n",
  422. current->comm, task_pid_nr(current), regs->ior, regs->iaoq[0]);
  423. printk(KERN_WARNING "%s", buf);
  424. #ifdef DEBUG_UNALIGNED
  425. show_regs(regs);
  426. #endif
  427. }
  428. if (!unaligned_enabled)
  429. goto force_sigbus;
  430. }
  431. /* handle modification - OK, it's ugly, see the instruction manual */
  432. switch (MAJOR_OP(regs->iir))
  433. {
  434. case 0x03:
  435. case 0x09:
  436. case 0x0b:
  437. if (regs->iir&0x20)
  438. {
  439. modify = 1;
  440. if (regs->iir&0x1000) /* short loads */
  441. if (regs->iir&0x200)
  442. newbase += IM5_3(regs->iir);
  443. else
  444. newbase += IM5_2(regs->iir);
  445. else if (regs->iir&0x2000) /* scaled indexed */
  446. {
  447. int shift=0;
  448. switch (regs->iir & OPCODE1_MASK)
  449. {
  450. case OPCODE_LDH_I:
  451. shift= 1; break;
  452. case OPCODE_LDW_I:
  453. shift= 2; break;
  454. case OPCODE_LDD_I:
  455. case OPCODE_LDDA_I:
  456. shift= 3; break;
  457. }
  458. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0)<<shift;
  459. } else /* simple indexed */
  460. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0);
  461. }
  462. break;
  463. case 0x13:
  464. case 0x1b:
  465. modify = 1;
  466. newbase += IM14(regs->iir);
  467. break;
  468. case 0x14:
  469. case 0x1c:
  470. if (regs->iir&8)
  471. {
  472. modify = 1;
  473. newbase += IM14(regs->iir&~0xe);
  474. }
  475. break;
  476. case 0x16:
  477. case 0x1e:
  478. modify = 1;
  479. newbase += IM14(regs->iir&6);
  480. break;
  481. case 0x17:
  482. case 0x1f:
  483. if (regs->iir&4)
  484. {
  485. modify = 1;
  486. newbase += IM14(regs->iir&~4);
  487. }
  488. break;
  489. }
  490. /* TODO: make this cleaner... */
  491. switch (regs->iir & OPCODE1_MASK)
  492. {
  493. case OPCODE_LDH_I:
  494. case OPCODE_LDH_S:
  495. ret = emulate_ldh(regs, R3(regs->iir));
  496. break;
  497. case OPCODE_LDW_I:
  498. case OPCODE_LDWA_I:
  499. case OPCODE_LDW_S:
  500. case OPCODE_LDWA_S:
  501. ret = emulate_ldw(regs, R3(regs->iir),0);
  502. break;
  503. case OPCODE_STH:
  504. ret = emulate_sth(regs, R2(regs->iir));
  505. break;
  506. case OPCODE_STW:
  507. case OPCODE_STWA:
  508. ret = emulate_stw(regs, R2(regs->iir),0);
  509. break;
  510. #ifdef CONFIG_PA20
  511. case OPCODE_LDD_I:
  512. case OPCODE_LDDA_I:
  513. case OPCODE_LDD_S:
  514. case OPCODE_LDDA_S:
  515. ret = emulate_ldd(regs, R3(regs->iir),0);
  516. break;
  517. case OPCODE_STD:
  518. case OPCODE_STDA:
  519. ret = emulate_std(regs, R2(regs->iir),0);
  520. break;
  521. #endif
  522. case OPCODE_FLDWX:
  523. case OPCODE_FLDWS:
  524. case OPCODE_FLDWXR:
  525. case OPCODE_FLDWSR:
  526. flop=1;
  527. ret = emulate_ldw(regs,FR3(regs->iir),1);
  528. break;
  529. case OPCODE_FLDDX:
  530. case OPCODE_FLDDS:
  531. flop=1;
  532. ret = emulate_ldd(regs,R3(regs->iir),1);
  533. break;
  534. case OPCODE_FSTWX:
  535. case OPCODE_FSTWS:
  536. case OPCODE_FSTWXR:
  537. case OPCODE_FSTWSR:
  538. flop=1;
  539. ret = emulate_stw(regs,FR3(regs->iir),1);
  540. break;
  541. case OPCODE_FSTDX:
  542. case OPCODE_FSTDS:
  543. flop=1;
  544. ret = emulate_std(regs,R3(regs->iir),1);
  545. break;
  546. case OPCODE_LDCD_I:
  547. case OPCODE_LDCW_I:
  548. case OPCODE_LDCD_S:
  549. case OPCODE_LDCW_S:
  550. ret = ERR_NOTHANDLED; /* "undefined", but lets kill them. */
  551. break;
  552. }
  553. #ifdef CONFIG_PA20
  554. switch (regs->iir & OPCODE2_MASK)
  555. {
  556. case OPCODE_FLDD_L:
  557. flop=1;
  558. ret = emulate_ldd(regs,R2(regs->iir),1);
  559. break;
  560. case OPCODE_FSTD_L:
  561. flop=1;
  562. ret = emulate_std(regs, R2(regs->iir),1);
  563. break;
  564. #ifdef CONFIG_PA20
  565. case OPCODE_LDD_L:
  566. ret = emulate_ldd(regs, R2(regs->iir),0);
  567. break;
  568. case OPCODE_STD_L:
  569. ret = emulate_std(regs, R2(regs->iir),0);
  570. break;
  571. #endif
  572. }
  573. #endif
  574. switch (regs->iir & OPCODE3_MASK)
  575. {
  576. case OPCODE_FLDW_L:
  577. flop=1;
  578. ret = emulate_ldw(regs, R2(regs->iir),0);
  579. break;
  580. case OPCODE_LDW_M:
  581. ret = emulate_ldw(regs, R2(regs->iir),1);
  582. break;
  583. case OPCODE_FSTW_L:
  584. flop=1;
  585. ret = emulate_stw(regs, R2(regs->iir),1);
  586. break;
  587. case OPCODE_STW_M:
  588. ret = emulate_stw(regs, R2(regs->iir),0);
  589. break;
  590. }
  591. switch (regs->iir & OPCODE4_MASK)
  592. {
  593. case OPCODE_LDH_L:
  594. ret = emulate_ldh(regs, R2(regs->iir));
  595. break;
  596. case OPCODE_LDW_L:
  597. case OPCODE_LDWM:
  598. ret = emulate_ldw(regs, R2(regs->iir),0);
  599. break;
  600. case OPCODE_STH_L:
  601. ret = emulate_sth(regs, R2(regs->iir));
  602. break;
  603. case OPCODE_STW_L:
  604. case OPCODE_STWM:
  605. ret = emulate_stw(regs, R2(regs->iir),0);
  606. break;
  607. }
  608. if (modify && R1(regs->iir))
  609. regs->gr[R1(regs->iir)] = newbase;
  610. if (ret == ERR_NOTHANDLED)
  611. printk(KERN_CRIT "Not-handled unaligned insn 0x%08lx\n", regs->iir);
  612. DPRINTF("ret = %d\n", ret);
  613. if (ret)
  614. {
  615. printk(KERN_CRIT "Unaligned handler failed, ret = %d\n", ret);
  616. die_if_kernel("Unaligned data reference", regs, 28);
  617. if (ret == ERR_PAGEFAULT)
  618. {
  619. si.si_signo = SIGSEGV;
  620. si.si_errno = 0;
  621. si.si_code = SEGV_MAPERR;
  622. si.si_addr = (void __user *)regs->ior;
  623. force_sig_info(SIGSEGV, &si, current);
  624. }
  625. else
  626. {
  627. force_sigbus:
  628. /* couldn't handle it ... */
  629. si.si_signo = SIGBUS;
  630. si.si_errno = 0;
  631. si.si_code = BUS_ADRALN;
  632. si.si_addr = (void __user *)regs->ior;
  633. force_sig_info(SIGBUS, &si, current);
  634. }
  635. return;
  636. }
  637. /* else we handled it, let life go on. */
  638. regs->gr[0]|=PSW_N;
  639. }
  640. /*
  641. * NB: check_unaligned() is only used for PCXS processors right
  642. * now, so we only check for PA1.1 encodings at this point.
  643. */
  644. int
  645. check_unaligned(struct pt_regs *regs)
  646. {
  647. unsigned long align_mask;
  648. /* Get alignment mask */
  649. align_mask = 0UL;
  650. switch (regs->iir & OPCODE1_MASK) {
  651. case OPCODE_LDH_I:
  652. case OPCODE_LDH_S:
  653. case OPCODE_STH:
  654. align_mask = 1UL;
  655. break;
  656. case OPCODE_LDW_I:
  657. case OPCODE_LDWA_I:
  658. case OPCODE_LDW_S:
  659. case OPCODE_LDWA_S:
  660. case OPCODE_STW:
  661. case OPCODE_STWA:
  662. align_mask = 3UL;
  663. break;
  664. default:
  665. switch (regs->iir & OPCODE4_MASK) {
  666. case OPCODE_LDH_L:
  667. case OPCODE_STH_L:
  668. align_mask = 1UL;
  669. break;
  670. case OPCODE_LDW_L:
  671. case OPCODE_LDWM:
  672. case OPCODE_STW_L:
  673. case OPCODE_STWM:
  674. align_mask = 3UL;
  675. break;
  676. }
  677. break;
  678. }
  679. return (int)(regs->ior & align_mask);
  680. }