irq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * Code to handle x86 style IRQs plus some generic interrupt stuff.
  3. *
  4. * Copyright (C) 1992 Linus Torvalds
  5. * Copyright (C) 1994, 1995, 1996, 1997, 1998 Ralf Baechle
  6. * Copyright (C) 1999 SuSE GmbH (Philipp Rumpf, prumpf@tux.org)
  7. * Copyright (C) 1999-2000 Grant Grundler
  8. * Copyright (c) 2005 Matthew Wilcox
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/bitops.h>
  25. #include <linux/errno.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel_stat.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/types.h>
  32. #include <asm/io.h>
  33. #include <asm/smp.h>
  34. #undef PARISC_IRQ_CR16_COUNTS
  35. extern irqreturn_t timer_interrupt(int, void *);
  36. extern irqreturn_t ipi_interrupt(int, void *);
  37. #define EIEM_MASK(irq) (1UL<<(CPU_IRQ_MAX - irq))
  38. /* Bits in EIEM correlate with cpu_irq_action[].
  39. ** Numbered *Big Endian*! (ie bit 0 is MSB)
  40. */
  41. static volatile unsigned long cpu_eiem = 0;
  42. /*
  43. ** local ACK bitmap ... habitually set to 1, but reset to zero
  44. ** between ->ack() and ->end() of the interrupt to prevent
  45. ** re-interruption of a processing interrupt.
  46. */
  47. static DEFINE_PER_CPU(unsigned long, local_ack_eiem) = ~0UL;
  48. static void cpu_disable_irq(unsigned int irq)
  49. {
  50. unsigned long eirr_bit = EIEM_MASK(irq);
  51. cpu_eiem &= ~eirr_bit;
  52. /* Do nothing on the other CPUs. If they get this interrupt,
  53. * The & cpu_eiem in the do_cpu_irq_mask() ensures they won't
  54. * handle it, and the set_eiem() at the bottom will ensure it
  55. * then gets disabled */
  56. }
  57. static void cpu_enable_irq(unsigned int irq)
  58. {
  59. unsigned long eirr_bit = EIEM_MASK(irq);
  60. cpu_eiem |= eirr_bit;
  61. /* This is just a simple NOP IPI. But what it does is cause
  62. * all the other CPUs to do a set_eiem(cpu_eiem) at the end
  63. * of the interrupt handler */
  64. smp_send_all_nop();
  65. }
  66. static unsigned int cpu_startup_irq(unsigned int irq)
  67. {
  68. cpu_enable_irq(irq);
  69. return 0;
  70. }
  71. void no_ack_irq(unsigned int irq) { }
  72. void no_end_irq(unsigned int irq) { }
  73. void cpu_ack_irq(unsigned int irq)
  74. {
  75. unsigned long mask = EIEM_MASK(irq);
  76. int cpu = smp_processor_id();
  77. /* Clear in EIEM so we can no longer process */
  78. per_cpu(local_ack_eiem, cpu) &= ~mask;
  79. /* disable the interrupt */
  80. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  81. /* and now ack it */
  82. mtctl(mask, 23);
  83. }
  84. void cpu_end_irq(unsigned int irq)
  85. {
  86. unsigned long mask = EIEM_MASK(irq);
  87. int cpu = smp_processor_id();
  88. /* set it in the eiems---it's no longer in process */
  89. per_cpu(local_ack_eiem, cpu) |= mask;
  90. /* enable the interrupt */
  91. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  92. }
  93. #ifdef CONFIG_SMP
  94. int cpu_check_affinity(unsigned int irq, const struct cpumask *dest)
  95. {
  96. int cpu_dest;
  97. /* timer and ipi have to always be received on all CPUs */
  98. if (CHECK_IRQ_PER_CPU(irq)) {
  99. /* Bad linux design decision. The mask has already
  100. * been set; we must reset it */
  101. cpumask_setall(irq_desc[irq].affinity);
  102. return -EINVAL;
  103. }
  104. /* whatever mask they set, we just allow one CPU */
  105. cpu_dest = first_cpu(*dest);
  106. return cpu_dest;
  107. }
  108. static int cpu_set_affinity_irq(unsigned int irq, const struct cpumask *dest)
  109. {
  110. int cpu_dest;
  111. cpu_dest = cpu_check_affinity(irq, dest);
  112. if (cpu_dest < 0)
  113. return -1;
  114. cpumask_copy(irq_desc[irq].affinity, dest);
  115. return 0;
  116. }
  117. #endif
  118. static struct irq_chip cpu_interrupt_type = {
  119. .typename = "CPU",
  120. .startup = cpu_startup_irq,
  121. .shutdown = cpu_disable_irq,
  122. .enable = cpu_enable_irq,
  123. .disable = cpu_disable_irq,
  124. .ack = cpu_ack_irq,
  125. .end = cpu_end_irq,
  126. #ifdef CONFIG_SMP
  127. .set_affinity = cpu_set_affinity_irq,
  128. #endif
  129. /* XXX: Needs to be written. We managed without it so far, but
  130. * we really ought to write it.
  131. */
  132. .retrigger = NULL,
  133. };
  134. int show_interrupts(struct seq_file *p, void *v)
  135. {
  136. int i = *(loff_t *) v, j;
  137. unsigned long flags;
  138. if (i == 0) {
  139. seq_puts(p, " ");
  140. for_each_online_cpu(j)
  141. seq_printf(p, " CPU%d", j);
  142. #ifdef PARISC_IRQ_CR16_COUNTS
  143. seq_printf(p, " [min/avg/max] (CPU cycle counts)");
  144. #endif
  145. seq_putc(p, '\n');
  146. }
  147. if (i < NR_IRQS) {
  148. struct irqaction *action;
  149. spin_lock_irqsave(&irq_desc[i].lock, flags);
  150. action = irq_desc[i].action;
  151. if (!action)
  152. goto skip;
  153. seq_printf(p, "%3d: ", i);
  154. #ifdef CONFIG_SMP
  155. for_each_online_cpu(j)
  156. seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
  157. #else
  158. seq_printf(p, "%10u ", kstat_irqs(i));
  159. #endif
  160. seq_printf(p, " %14s", irq_desc[i].chip->typename);
  161. #ifndef PARISC_IRQ_CR16_COUNTS
  162. seq_printf(p, " %s", action->name);
  163. while ((action = action->next))
  164. seq_printf(p, ", %s", action->name);
  165. #else
  166. for ( ;action; action = action->next) {
  167. unsigned int k, avg, min, max;
  168. min = max = action->cr16_hist[0];
  169. for (avg = k = 0; k < PARISC_CR16_HIST_SIZE; k++) {
  170. int hist = action->cr16_hist[k];
  171. if (hist) {
  172. avg += hist;
  173. } else
  174. break;
  175. if (hist > max) max = hist;
  176. if (hist < min) min = hist;
  177. }
  178. avg /= k;
  179. seq_printf(p, " %s[%d/%d/%d]", action->name,
  180. min,avg,max);
  181. }
  182. #endif
  183. seq_putc(p, '\n');
  184. skip:
  185. spin_unlock_irqrestore(&irq_desc[i].lock, flags);
  186. }
  187. return 0;
  188. }
  189. /*
  190. ** The following form a "set": Virtual IRQ, Transaction Address, Trans Data.
  191. ** Respectively, these map to IRQ region+EIRR, Processor HPA, EIRR bit.
  192. **
  193. ** To use txn_XXX() interfaces, get a Virtual IRQ first.
  194. ** Then use that to get the Transaction address and data.
  195. */
  196. int cpu_claim_irq(unsigned int irq, struct irq_chip *type, void *data)
  197. {
  198. if (irq_desc[irq].action)
  199. return -EBUSY;
  200. if (irq_desc[irq].chip != &cpu_interrupt_type)
  201. return -EBUSY;
  202. if (type) {
  203. irq_desc[irq].chip = type;
  204. irq_desc[irq].chip_data = data;
  205. cpu_interrupt_type.enable(irq);
  206. }
  207. return 0;
  208. }
  209. int txn_claim_irq(int irq)
  210. {
  211. return cpu_claim_irq(irq, NULL, NULL) ? -1 : irq;
  212. }
  213. /*
  214. * The bits_wide parameter accommodates the limitations of the HW/SW which
  215. * use these bits:
  216. * Legacy PA I/O (GSC/NIO): 5 bits (architected EIM register)
  217. * V-class (EPIC): 6 bits
  218. * N/L/A-class (iosapic): 8 bits
  219. * PCI 2.2 MSI: 16 bits
  220. * Some PCI devices: 32 bits (Symbios SCSI/ATM/HyperFabric)
  221. *
  222. * On the service provider side:
  223. * o PA 1.1 (and PA2.0 narrow mode) 5-bits (width of EIR register)
  224. * o PA 2.0 wide mode 6-bits (per processor)
  225. * o IA64 8-bits (0-256 total)
  226. *
  227. * So a Legacy PA I/O device on a PA 2.0 box can't use all the bits supported
  228. * by the processor...and the N/L-class I/O subsystem supports more bits than
  229. * PA2.0 has. The first case is the problem.
  230. */
  231. int txn_alloc_irq(unsigned int bits_wide)
  232. {
  233. int irq;
  234. /* never return irq 0 cause that's the interval timer */
  235. for (irq = CPU_IRQ_BASE + 1; irq <= CPU_IRQ_MAX; irq++) {
  236. if (cpu_claim_irq(irq, NULL, NULL) < 0)
  237. continue;
  238. if ((irq - CPU_IRQ_BASE) >= (1 << bits_wide))
  239. continue;
  240. return irq;
  241. }
  242. /* unlikely, but be prepared */
  243. return -1;
  244. }
  245. unsigned long txn_affinity_addr(unsigned int irq, int cpu)
  246. {
  247. #ifdef CONFIG_SMP
  248. cpumask_copy(irq_desc[irq].affinity, cpumask_of(cpu));
  249. #endif
  250. return per_cpu(cpu_data, cpu).txn_addr;
  251. }
  252. unsigned long txn_alloc_addr(unsigned int virt_irq)
  253. {
  254. static int next_cpu = -1;
  255. next_cpu++; /* assign to "next" CPU we want this bugger on */
  256. /* validate entry */
  257. while ((next_cpu < nr_cpu_ids) &&
  258. (!per_cpu(cpu_data, next_cpu).txn_addr ||
  259. !cpu_online(next_cpu)))
  260. next_cpu++;
  261. if (next_cpu >= nr_cpu_ids)
  262. next_cpu = 0; /* nothing else, assign monarch */
  263. return txn_affinity_addr(virt_irq, next_cpu);
  264. }
  265. unsigned int txn_alloc_data(unsigned int virt_irq)
  266. {
  267. return virt_irq - CPU_IRQ_BASE;
  268. }
  269. static inline int eirr_to_irq(unsigned long eirr)
  270. {
  271. int bit = fls_long(eirr);
  272. return (BITS_PER_LONG - bit) + TIMER_IRQ;
  273. }
  274. /* ONLY called from entry.S:intr_extint() */
  275. void do_cpu_irq_mask(struct pt_regs *regs)
  276. {
  277. struct pt_regs *old_regs;
  278. unsigned long eirr_val;
  279. int irq, cpu = smp_processor_id();
  280. #ifdef CONFIG_SMP
  281. cpumask_t dest;
  282. #endif
  283. old_regs = set_irq_regs(regs);
  284. local_irq_disable();
  285. irq_enter();
  286. eirr_val = mfctl(23) & cpu_eiem & per_cpu(local_ack_eiem, cpu);
  287. if (!eirr_val)
  288. goto set_out;
  289. irq = eirr_to_irq(eirr_val);
  290. #ifdef CONFIG_SMP
  291. cpumask_copy(&dest, irq_desc[irq].affinity);
  292. if (CHECK_IRQ_PER_CPU(irq_desc[irq].status) &&
  293. !cpu_isset(smp_processor_id(), dest)) {
  294. int cpu = first_cpu(dest);
  295. printk(KERN_DEBUG "redirecting irq %d from CPU %d to %d\n",
  296. irq, smp_processor_id(), cpu);
  297. gsc_writel(irq + CPU_IRQ_BASE,
  298. per_cpu(cpu_data, cpu).hpa);
  299. goto set_out;
  300. }
  301. #endif
  302. __do_IRQ(irq);
  303. out:
  304. irq_exit();
  305. set_irq_regs(old_regs);
  306. return;
  307. set_out:
  308. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  309. goto out;
  310. }
  311. static struct irqaction timer_action = {
  312. .handler = timer_interrupt,
  313. .name = "timer",
  314. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_PERCPU | IRQF_IRQPOLL,
  315. };
  316. #ifdef CONFIG_SMP
  317. static struct irqaction ipi_action = {
  318. .handler = ipi_interrupt,
  319. .name = "IPI",
  320. .flags = IRQF_DISABLED | IRQF_PERCPU,
  321. };
  322. #endif
  323. static void claim_cpu_irqs(void)
  324. {
  325. int i;
  326. for (i = CPU_IRQ_BASE; i <= CPU_IRQ_MAX; i++) {
  327. irq_desc[i].chip = &cpu_interrupt_type;
  328. }
  329. irq_desc[TIMER_IRQ].action = &timer_action;
  330. irq_desc[TIMER_IRQ].status = IRQ_PER_CPU;
  331. #ifdef CONFIG_SMP
  332. irq_desc[IPI_IRQ].action = &ipi_action;
  333. irq_desc[IPI_IRQ].status = IRQ_PER_CPU;
  334. #endif
  335. }
  336. void __init init_IRQ(void)
  337. {
  338. local_irq_disable(); /* PARANOID - should already be disabled */
  339. mtctl(~0UL, 23); /* EIRR : clear all pending external intr */
  340. claim_cpu_irqs();
  341. #ifdef CONFIG_SMP
  342. if (!cpu_eiem)
  343. cpu_eiem = EIEM_MASK(IPI_IRQ) | EIEM_MASK(TIMER_IRQ);
  344. #else
  345. cpu_eiem = EIEM_MASK(TIMER_IRQ);
  346. #endif
  347. set_eiem(cpu_eiem); /* EIEM : enable all external intr */
  348. }
  349. void ack_bad_irq(unsigned int irq)
  350. {
  351. printk(KERN_WARNING "unexpected IRQ %d\n", irq);
  352. }