irq-msc01.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (c) 2004 MIPS Inc
  8. * Author: chris@mips.com
  9. *
  10. * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
  11. */
  12. #include <linux/module.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/kernel.h>
  15. #include <linux/sched.h>
  16. #include <linux/kernel_stat.h>
  17. #include <asm/io.h>
  18. #include <asm/irq.h>
  19. #include <asm/msc01_ic.h>
  20. #include <asm/traps.h>
  21. static unsigned long _icctrl_msc;
  22. #define MSC01_IC_REG_BASE _icctrl_msc
  23. #define MSCIC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
  24. #define MSCIC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
  25. static unsigned int irq_base;
  26. /* mask off an interrupt */
  27. static inline void mask_msc_irq(unsigned int irq)
  28. {
  29. if (irq < (irq_base + 32))
  30. MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base));
  31. else
  32. MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32));
  33. }
  34. /* unmask an interrupt */
  35. static inline void unmask_msc_irq(unsigned int irq)
  36. {
  37. if (irq < (irq_base + 32))
  38. MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base));
  39. else
  40. MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
  41. }
  42. /*
  43. * Masks and ACKs an IRQ
  44. */
  45. static void level_mask_and_ack_msc_irq(unsigned int irq)
  46. {
  47. mask_msc_irq(irq);
  48. if (!cpu_has_veic)
  49. MSCIC_WRITE(MSC01_IC_EOI, 0);
  50. /* This actually needs to be a call into platform code */
  51. smtc_im_ack_irq(irq);
  52. }
  53. /*
  54. * Masks and ACKs an IRQ
  55. */
  56. static void edge_mask_and_ack_msc_irq(unsigned int irq)
  57. {
  58. mask_msc_irq(irq);
  59. if (!cpu_has_veic)
  60. MSCIC_WRITE(MSC01_IC_EOI, 0);
  61. else {
  62. u32 r;
  63. MSCIC_READ(MSC01_IC_SUP+irq*8, r);
  64. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT);
  65. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r);
  66. }
  67. smtc_im_ack_irq(irq);
  68. }
  69. /*
  70. * End IRQ processing
  71. */
  72. static void end_msc_irq(unsigned int irq)
  73. {
  74. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  75. unmask_msc_irq(irq);
  76. }
  77. /*
  78. * Interrupt handler for interrupts coming from SOC-it.
  79. */
  80. void ll_msc_irq(void)
  81. {
  82. unsigned int irq;
  83. /* read the interrupt vector register */
  84. MSCIC_READ(MSC01_IC_VEC, irq);
  85. if (irq < 64)
  86. do_IRQ(irq + irq_base);
  87. else {
  88. /* Ignore spurious interrupt */
  89. }
  90. }
  91. static void msc_bind_eic_interrupt(int irq, int set)
  92. {
  93. MSCIC_WRITE(MSC01_IC_RAMW,
  94. (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
  95. }
  96. static struct irq_chip msc_levelirq_type = {
  97. .name = "SOC-it-Level",
  98. .ack = level_mask_and_ack_msc_irq,
  99. .mask = mask_msc_irq,
  100. .mask_ack = level_mask_and_ack_msc_irq,
  101. .unmask = unmask_msc_irq,
  102. .eoi = unmask_msc_irq,
  103. .end = end_msc_irq,
  104. };
  105. static struct irq_chip msc_edgeirq_type = {
  106. .name = "SOC-it-Edge",
  107. .ack = edge_mask_and_ack_msc_irq,
  108. .mask = mask_msc_irq,
  109. .mask_ack = edge_mask_and_ack_msc_irq,
  110. .unmask = unmask_msc_irq,
  111. .eoi = unmask_msc_irq,
  112. .end = end_msc_irq,
  113. };
  114. void __init init_msc_irqs(unsigned long icubase, unsigned int irqbase, msc_irqmap_t *imp, int nirq)
  115. {
  116. _icctrl_msc = (unsigned long) ioremap(icubase, 0x40000);
  117. /* Reset interrupt controller - initialises all registers to 0 */
  118. MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT);
  119. board_bind_eic_interrupt = &msc_bind_eic_interrupt;
  120. for (; nirq >= 0; nirq--, imp++) {
  121. int n = imp->im_irq;
  122. switch (imp->im_type) {
  123. case MSC01_IRQ_EDGE:
  124. set_irq_chip_and_handler_name(irqbase + n,
  125. &msc_edgeirq_type, handle_edge_irq, "edge");
  126. if (cpu_has_veic)
  127. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
  128. else
  129. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
  130. break;
  131. case MSC01_IRQ_LEVEL:
  132. set_irq_chip_and_handler_name(irqbase+n,
  133. &msc_levelirq_type, handle_level_irq, "level");
  134. if (cpu_has_veic)
  135. MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
  136. else
  137. MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl);
  138. }
  139. }
  140. irq_base = irqbase;
  141. MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT); /* Enable interrupt generation */
  142. }