pgtable-bits.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2002 by Ralf Baechle
  7. * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
  8. * Copyright (C) 2002 Maciej W. Rozycki
  9. */
  10. #ifndef _ASM_PGTABLE_BITS_H
  11. #define _ASM_PGTABLE_BITS_H
  12. /*
  13. * Note that we shift the lower 32bits of each EntryLo[01] entry
  14. * 6 bits to the left. That way we can convert the PFN into the
  15. * physical address by a single 'and' operation and gain 6 additional
  16. * bits for storing information which isn't present in a normal
  17. * MIPS page table.
  18. *
  19. * Similar to the Alpha port, we need to keep track of the ref
  20. * and mod bits in software. We have a software "yeah you can read
  21. * from this page" bit, and a hardware one which actually lets the
  22. * process read from the page. On the same token we have a software
  23. * writable bit and the real hardware one which actually lets the
  24. * process write to the page, this keeps a mod bit via the hardware
  25. * dirty bit.
  26. *
  27. * Certain revisions of the R4000 and R5000 have a bug where if a
  28. * certain sequence occurs in the last 3 instructions of an executable
  29. * page, and the following page is not mapped, the cpu can do
  30. * unpredictable things. The code (when it is written) to deal with
  31. * this problem will be in the update_mmu_cache() code for the r4k.
  32. */
  33. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
  34. #define _PAGE_PRESENT (1<<6) /* implemented in software */
  35. #define _PAGE_READ (1<<7) /* implemented in software */
  36. #define _PAGE_WRITE (1<<8) /* implemented in software */
  37. #define _PAGE_ACCESSED (1<<9) /* implemented in software */
  38. #define _PAGE_MODIFIED (1<<10) /* implemented in software */
  39. #define _PAGE_FILE (1<<10) /* set:pagecache unset:swap */
  40. #define _PAGE_R4KBUG (1<<0) /* workaround for r4k bug */
  41. #define _PAGE_GLOBAL (1<<0)
  42. #define _PAGE_VALID (1<<1)
  43. #define _PAGE_SILENT_READ (1<<1) /* synonym */
  44. #define _PAGE_DIRTY (1<<2) /* The MIPS dirty bit */
  45. #define _PAGE_SILENT_WRITE (1<<2)
  46. #define _CACHE_SHIFT 3
  47. #define _CACHE_MASK (7<<3)
  48. #else
  49. #define _PAGE_PRESENT (1<<0) /* implemented in software */
  50. #define _PAGE_READ (1<<1) /* implemented in software */
  51. #define _PAGE_WRITE (1<<2) /* implemented in software */
  52. #define _PAGE_ACCESSED (1<<3) /* implemented in software */
  53. #define _PAGE_MODIFIED (1<<4) /* implemented in software */
  54. #define _PAGE_FILE (1<<4) /* set:pagecache unset:swap */
  55. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  56. #define _PAGE_GLOBAL (1<<8)
  57. #define _PAGE_VALID (1<<9)
  58. #define _PAGE_SILENT_READ (1<<9) /* synonym */
  59. #define _PAGE_DIRTY (1<<10) /* The MIPS dirty bit */
  60. #define _PAGE_SILENT_WRITE (1<<10)
  61. #define _CACHE_UNCACHED (1<<11)
  62. #define _CACHE_MASK (1<<11)
  63. #else
  64. #define _PAGE_R4KBUG (1<<5) /* workaround for r4k bug */
  65. #define _PAGE_HUGE (1<<5) /* huge tlb page */
  66. #define _PAGE_GLOBAL (1<<6)
  67. #define _PAGE_VALID (1<<7)
  68. #define _PAGE_SILENT_READ (1<<7) /* synonym */
  69. #define _PAGE_DIRTY (1<<8) /* The MIPS dirty bit */
  70. #define _PAGE_SILENT_WRITE (1<<8)
  71. #define _CACHE_SHIFT 9
  72. #define _CACHE_MASK (7<<9)
  73. #endif
  74. #endif /* defined(CONFIG_64BIT_PHYS_ADDR && defined(CONFIG_CPU_MIPS32) */
  75. /*
  76. * Cache attributes
  77. */
  78. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  79. #define _CACHE_CACHABLE_NONCOHERENT 0
  80. #elif defined(CONFIG_CPU_SB1)
  81. /* No penalty for being coherent on the SB1, so just
  82. use it for "noncoherent" spaces, too. Shouldn't hurt. */
  83. #define _CACHE_UNCACHED (2<<_CACHE_SHIFT)
  84. #define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT)
  85. #define _CACHE_CACHABLE_NONCOHERENT (5<<_CACHE_SHIFT)
  86. #define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT)
  87. #elif defined(CONFIG_CPU_RM9000)
  88. #define _CACHE_WT (0<<_CACHE_SHIFT)
  89. #define _CACHE_WTWA (1<<_CACHE_SHIFT)
  90. #define _CACHE_UC_B (2<<_CACHE_SHIFT)
  91. #define _CACHE_WB (3<<_CACHE_SHIFT)
  92. #define _CACHE_CWBEA (4<<_CACHE_SHIFT)
  93. #define _CACHE_CWB (5<<_CACHE_SHIFT)
  94. #define _CACHE_UCNB (6<<_CACHE_SHIFT)
  95. #define _CACHE_FPC (7<<_CACHE_SHIFT)
  96. #define _CACHE_UNCACHED _CACHE_UC_B
  97. #define _CACHE_CACHABLE_NONCOHERENT _CACHE_WB
  98. #else
  99. #define _CACHE_CACHABLE_NO_WA (0<<_CACHE_SHIFT) /* R4600 only */
  100. #define _CACHE_CACHABLE_WA (1<<_CACHE_SHIFT) /* R4600 only */
  101. #define _CACHE_UNCACHED (2<<_CACHE_SHIFT) /* R4[0246]00 */
  102. #define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT) /* R4[0246]00 */
  103. #define _CACHE_CACHABLE_CE (4<<_CACHE_SHIFT) /* R4[04]00MC only */
  104. #define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT) /* R4[04]00MC only */
  105. #define _CACHE_CACHABLE_COHERENT (5<<_CACHE_SHIFT) /* MIPS32R2 CMP */
  106. #define _CACHE_CACHABLE_CUW (6<<_CACHE_SHIFT) /* R4[04]00MC only */
  107. #define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT) /* R10000 only */
  108. #endif
  109. #define __READABLE (_PAGE_READ | _PAGE_SILENT_READ | _PAGE_ACCESSED)
  110. #define __WRITEABLE (_PAGE_WRITE | _PAGE_SILENT_WRITE | _PAGE_MODIFIED)
  111. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_MODIFIED | _CACHE_MASK)
  112. #endif /* _ASM_PGTABLE_BITS_H */