octeon.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004-2008 Cavium Networks
  7. */
  8. #ifndef __ASM_OCTEON_OCTEON_H
  9. #define __ASM_OCTEON_OCTEON_H
  10. #include "cvmx.h"
  11. extern uint64_t octeon_bootmem_alloc_range_phys(uint64_t size,
  12. uint64_t alignment,
  13. uint64_t min_addr,
  14. uint64_t max_addr,
  15. int do_locking);
  16. extern void *octeon_bootmem_alloc(uint64_t size, uint64_t alignment,
  17. int do_locking);
  18. extern void *octeon_bootmem_alloc_range(uint64_t size, uint64_t alignment,
  19. uint64_t min_addr, uint64_t max_addr,
  20. int do_locking);
  21. extern void *octeon_bootmem_alloc_named(uint64_t size, uint64_t alignment,
  22. char *name);
  23. extern void *octeon_bootmem_alloc_named_range(uint64_t size, uint64_t min_addr,
  24. uint64_t max_addr, uint64_t align,
  25. char *name);
  26. extern void *octeon_bootmem_alloc_named_address(uint64_t size, uint64_t address,
  27. char *name);
  28. extern int octeon_bootmem_free_named(char *name);
  29. extern void octeon_bootmem_lock(void);
  30. extern void octeon_bootmem_unlock(void);
  31. extern int octeon_is_simulation(void);
  32. extern int octeon_is_pci_host(void);
  33. extern int octeon_usb_is_ref_clk(void);
  34. extern uint64_t octeon_get_clock_rate(void);
  35. extern const char *octeon_board_type_string(void);
  36. extern const char *octeon_get_pci_interrupts(void);
  37. extern int octeon_get_southbridge_interrupt(void);
  38. extern int octeon_get_boot_coremask(void);
  39. extern int octeon_get_boot_num_arguments(void);
  40. extern const char *octeon_get_boot_argument(int arg);
  41. extern void octeon_hal_setup_reserved32(void);
  42. extern void octeon_user_io_init(void);
  43. struct octeon_cop2_state;
  44. extern unsigned long octeon_crypto_enable(struct octeon_cop2_state *state);
  45. extern void octeon_crypto_disable(struct octeon_cop2_state *state,
  46. unsigned long flags);
  47. extern void octeon_init_cvmcount(void);
  48. #define OCTEON_ARGV_MAX_ARGS 64
  49. #define OCTOEN_SERIAL_LEN 20
  50. struct octeon_boot_descriptor {
  51. /* Start of block referenced by assembly code - do not change! */
  52. uint32_t desc_version;
  53. uint32_t desc_size;
  54. uint64_t stack_top;
  55. uint64_t heap_base;
  56. uint64_t heap_end;
  57. /* Only used by bootloader */
  58. uint64_t entry_point;
  59. uint64_t desc_vaddr;
  60. /* End of This block referenced by assembly code - do not change! */
  61. uint32_t exception_base_addr;
  62. uint32_t stack_size;
  63. uint32_t heap_size;
  64. /* Argc count for application. */
  65. uint32_t argc;
  66. uint32_t argv[OCTEON_ARGV_MAX_ARGS];
  67. #define BOOT_FLAG_INIT_CORE (1 << 0)
  68. #define OCTEON_BL_FLAG_DEBUG (1 << 1)
  69. #define OCTEON_BL_FLAG_NO_MAGIC (1 << 2)
  70. /* If set, use uart1 for console */
  71. #define OCTEON_BL_FLAG_CONSOLE_UART1 (1 << 3)
  72. /* If set, use PCI console */
  73. #define OCTEON_BL_FLAG_CONSOLE_PCI (1 << 4)
  74. /* Call exit on break on serial port */
  75. #define OCTEON_BL_FLAG_BREAK (1 << 5)
  76. uint32_t flags;
  77. uint32_t core_mask;
  78. /* DRAM size in megabyes. */
  79. uint32_t dram_size;
  80. /* physical address of free memory descriptor block. */
  81. uint32_t phy_mem_desc_addr;
  82. /* used to pass flags from app to debugger. */
  83. uint32_t debugger_flags_base_addr;
  84. /* CPU clock speed, in hz. */
  85. uint32_t eclock_hz;
  86. /* DRAM clock speed, in hz. */
  87. uint32_t dclock_hz;
  88. /* SPI4 clock in hz. */
  89. uint32_t spi_clock_hz;
  90. uint16_t board_type;
  91. uint8_t board_rev_major;
  92. uint8_t board_rev_minor;
  93. uint16_t chip_type;
  94. uint8_t chip_rev_major;
  95. uint8_t chip_rev_minor;
  96. char board_serial_number[OCTOEN_SERIAL_LEN];
  97. uint8_t mac_addr_base[6];
  98. uint8_t mac_addr_count;
  99. uint64_t cvmx_desc_vaddr;
  100. };
  101. union octeon_cvmemctl {
  102. uint64_t u64;
  103. struct {
  104. /* RO 1 = BIST fail, 0 = BIST pass */
  105. uint64_t tlbbist:1;
  106. /* RO 1 = BIST fail, 0 = BIST pass */
  107. uint64_t l1cbist:1;
  108. /* RO 1 = BIST fail, 0 = BIST pass */
  109. uint64_t l1dbist:1;
  110. /* RO 1 = BIST fail, 0 = BIST pass */
  111. uint64_t dcmbist:1;
  112. /* RO 1 = BIST fail, 0 = BIST pass */
  113. uint64_t ptgbist:1;
  114. /* RO 1 = BIST fail, 0 = BIST pass */
  115. uint64_t wbfbist:1;
  116. /* Reserved */
  117. uint64_t reserved:22;
  118. /* R/W If set, marked write-buffer entries time out
  119. * the same as as other entries; if clear, marked
  120. * write-buffer entries use the maximum timeout. */
  121. uint64_t dismarkwblongto:1;
  122. /* R/W If set, a merged store does not clear the
  123. * write-buffer entry timeout state. */
  124. uint64_t dismrgclrwbto:1;
  125. /* R/W Two bits that are the MSBs of the resultant
  126. * CVMSEG LM word location for an IOBDMA. The other 8
  127. * bits come from the SCRADDR field of the IOBDMA. */
  128. uint64_t iobdmascrmsb:2;
  129. /* R/W If set, SYNCWS and SYNCS only order marked
  130. * stores; if clear, SYNCWS and SYNCS only order
  131. * unmarked stores. SYNCWSMARKED has no effect when
  132. * DISSYNCWS is set. */
  133. uint64_t syncwsmarked:1;
  134. /* R/W If set, SYNCWS acts as SYNCW and SYNCS acts as
  135. * SYNC. */
  136. uint64_t dissyncws:1;
  137. /* R/W If set, no stall happens on write buffer
  138. * full. */
  139. uint64_t diswbfst:1;
  140. /* R/W If set (and SX set), supervisor-level
  141. * loads/stores can use XKPHYS addresses with
  142. * VA<48>==0 */
  143. uint64_t xkmemenas:1;
  144. /* R/W If set (and UX set), user-level loads/stores
  145. * can use XKPHYS addresses with VA<48>==0 */
  146. uint64_t xkmemenau:1;
  147. /* R/W If set (and SX set), supervisor-level
  148. * loads/stores can use XKPHYS addresses with
  149. * VA<48>==1 */
  150. uint64_t xkioenas:1;
  151. /* R/W If set (and UX set), user-level loads/stores
  152. * can use XKPHYS addresses with VA<48>==1 */
  153. uint64_t xkioenau:1;
  154. /* R/W If set, all stores act as SYNCW (NOMERGE must
  155. * be set when this is set) RW, reset to 0. */
  156. uint64_t allsyncw:1;
  157. /* R/W If set, no stores merge, and all stores reach
  158. * the coherent bus in order. */
  159. uint64_t nomerge:1;
  160. /* R/W Selects the bit in the counter used for DID
  161. * time-outs 0 = 231, 1 = 230, 2 = 229, 3 =
  162. * 214. Actual time-out is between 1x and 2x this
  163. * interval. For example, with DIDTTO=3, expiration
  164. * interval is between 16K and 32K. */
  165. uint64_t didtto:2;
  166. /* R/W If set, the (mem) CSR clock never turns off. */
  167. uint64_t csrckalwys:1;
  168. /* R/W If set, mclk never turns off. */
  169. uint64_t mclkalwys:1;
  170. /* R/W Selects the bit in the counter used for write
  171. * buffer flush time-outs (WBFLT+11) is the bit
  172. * position in an internal counter used to determine
  173. * expiration. The write buffer expires between 1x and
  174. * 2x this interval. For example, with WBFLT = 0, a
  175. * write buffer expires between 2K and 4K cycles after
  176. * the write buffer entry is allocated. */
  177. uint64_t wbfltime:3;
  178. /* R/W If set, do not put Istream in the L2 cache. */
  179. uint64_t istrnol2:1;
  180. /* R/W The write buffer threshold. */
  181. uint64_t wbthresh:4;
  182. /* Reserved */
  183. uint64_t reserved2:2;
  184. /* R/W If set, CVMSEG is available for loads/stores in
  185. * kernel/debug mode. */
  186. uint64_t cvmsegenak:1;
  187. /* R/W If set, CVMSEG is available for loads/stores in
  188. * supervisor mode. */
  189. uint64_t cvmsegenas:1;
  190. /* R/W If set, CVMSEG is available for loads/stores in
  191. * user mode. */
  192. uint64_t cvmsegenau:1;
  193. /* R/W Size of local memory in cache blocks, 54 (6912
  194. * bytes) is max legal value. */
  195. uint64_t lmemsz:6;
  196. } s;
  197. };
  198. struct octeon_cf_data {
  199. unsigned long base_region_bias;
  200. unsigned int base_region; /* The chip select region used by CF */
  201. int is16bit; /* 0 - 8bit, !0 - 16bit */
  202. int dma_engine; /* -1 for no DMA */
  203. };
  204. extern void octeon_write_lcd(const char *s);
  205. extern void octeon_check_cpu_bist(void);
  206. extern int octeon_get_boot_debug_flag(void);
  207. extern int octeon_get_boot_uart(void);
  208. struct uart_port;
  209. extern unsigned int octeon_serial_in(struct uart_port *, int);
  210. extern void octeon_serial_out(struct uart_port *, int, int);
  211. /**
  212. * Write a 32bit value to the Octeon NPI register space
  213. *
  214. * @address: Address to write to
  215. * @val: Value to write
  216. */
  217. static inline void octeon_npi_write32(uint64_t address, uint32_t val)
  218. {
  219. cvmx_write64_uint32(address ^ 4, val);
  220. cvmx_read64_uint32(address ^ 4);
  221. }
  222. /**
  223. * Read a 32bit value from the Octeon NPI register space
  224. *
  225. * @address: Address to read
  226. * Returns The result
  227. */
  228. static inline uint32_t octeon_npi_read32(uint64_t address)
  229. {
  230. return cvmx_read64_uint32(address ^ 4);
  231. }
  232. extern struct cvmx_bootinfo *octeon_bootinfo;
  233. #endif /* __ASM_OCTEON_OCTEON_H */