cvmx-pci-defs.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2008 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_PCI_DEFS_H__
  28. #define __CVMX_PCI_DEFS_H__
  29. #define CVMX_PCI_BAR1_INDEXX(offset) \
  30. (0x0000000000000100ull + (((offset) & 31) * 4))
  31. #define CVMX_PCI_BIST_REG \
  32. (0x00000000000001C0ull)
  33. #define CVMX_PCI_CFG00 \
  34. (0x0000000000000000ull)
  35. #define CVMX_PCI_CFG01 \
  36. (0x0000000000000004ull)
  37. #define CVMX_PCI_CFG02 \
  38. (0x0000000000000008ull)
  39. #define CVMX_PCI_CFG03 \
  40. (0x000000000000000Cull)
  41. #define CVMX_PCI_CFG04 \
  42. (0x0000000000000010ull)
  43. #define CVMX_PCI_CFG05 \
  44. (0x0000000000000014ull)
  45. #define CVMX_PCI_CFG06 \
  46. (0x0000000000000018ull)
  47. #define CVMX_PCI_CFG07 \
  48. (0x000000000000001Cull)
  49. #define CVMX_PCI_CFG08 \
  50. (0x0000000000000020ull)
  51. #define CVMX_PCI_CFG09 \
  52. (0x0000000000000024ull)
  53. #define CVMX_PCI_CFG10 \
  54. (0x0000000000000028ull)
  55. #define CVMX_PCI_CFG11 \
  56. (0x000000000000002Cull)
  57. #define CVMX_PCI_CFG12 \
  58. (0x0000000000000030ull)
  59. #define CVMX_PCI_CFG13 \
  60. (0x0000000000000034ull)
  61. #define CVMX_PCI_CFG15 \
  62. (0x000000000000003Cull)
  63. #define CVMX_PCI_CFG16 \
  64. (0x0000000000000040ull)
  65. #define CVMX_PCI_CFG17 \
  66. (0x0000000000000044ull)
  67. #define CVMX_PCI_CFG18 \
  68. (0x0000000000000048ull)
  69. #define CVMX_PCI_CFG19 \
  70. (0x000000000000004Cull)
  71. #define CVMX_PCI_CFG20 \
  72. (0x0000000000000050ull)
  73. #define CVMX_PCI_CFG21 \
  74. (0x0000000000000054ull)
  75. #define CVMX_PCI_CFG22 \
  76. (0x0000000000000058ull)
  77. #define CVMX_PCI_CFG56 \
  78. (0x00000000000000E0ull)
  79. #define CVMX_PCI_CFG57 \
  80. (0x00000000000000E4ull)
  81. #define CVMX_PCI_CFG58 \
  82. (0x00000000000000E8ull)
  83. #define CVMX_PCI_CFG59 \
  84. (0x00000000000000ECull)
  85. #define CVMX_PCI_CFG60 \
  86. (0x00000000000000F0ull)
  87. #define CVMX_PCI_CFG61 \
  88. (0x00000000000000F4ull)
  89. #define CVMX_PCI_CFG62 \
  90. (0x00000000000000F8ull)
  91. #define CVMX_PCI_CFG63 \
  92. (0x00000000000000FCull)
  93. #define CVMX_PCI_CNT_REG \
  94. (0x00000000000001B8ull)
  95. #define CVMX_PCI_CTL_STATUS_2 \
  96. (0x000000000000018Cull)
  97. #define CVMX_PCI_DBELL_0 \
  98. (0x0000000000000080ull)
  99. #define CVMX_PCI_DBELL_1 \
  100. (0x0000000000000088ull)
  101. #define CVMX_PCI_DBELL_2 \
  102. (0x0000000000000090ull)
  103. #define CVMX_PCI_DBELL_3 \
  104. (0x0000000000000098ull)
  105. #define CVMX_PCI_DBELL_X(offset) \
  106. (0x0000000000000080ull + (((offset) & 3) * 8))
  107. #define CVMX_PCI_DMA_CNT0 \
  108. (0x00000000000000A0ull)
  109. #define CVMX_PCI_DMA_CNT1 \
  110. (0x00000000000000A8ull)
  111. #define CVMX_PCI_DMA_CNTX(offset) \
  112. (0x00000000000000A0ull + (((offset) & 1) * 8))
  113. #define CVMX_PCI_DMA_INT_LEV0 \
  114. (0x00000000000000A4ull)
  115. #define CVMX_PCI_DMA_INT_LEV1 \
  116. (0x00000000000000ACull)
  117. #define CVMX_PCI_DMA_INT_LEVX(offset) \
  118. (0x00000000000000A4ull + (((offset) & 1) * 8))
  119. #define CVMX_PCI_DMA_TIME0 \
  120. (0x00000000000000B0ull)
  121. #define CVMX_PCI_DMA_TIME1 \
  122. (0x00000000000000B4ull)
  123. #define CVMX_PCI_DMA_TIMEX(offset) \
  124. (0x00000000000000B0ull + (((offset) & 1) * 4))
  125. #define CVMX_PCI_INSTR_COUNT0 \
  126. (0x0000000000000084ull)
  127. #define CVMX_PCI_INSTR_COUNT1 \
  128. (0x000000000000008Cull)
  129. #define CVMX_PCI_INSTR_COUNT2 \
  130. (0x0000000000000094ull)
  131. #define CVMX_PCI_INSTR_COUNT3 \
  132. (0x000000000000009Cull)
  133. #define CVMX_PCI_INSTR_COUNTX(offset) \
  134. (0x0000000000000084ull + (((offset) & 3) * 8))
  135. #define CVMX_PCI_INT_ENB \
  136. (0x0000000000000038ull)
  137. #define CVMX_PCI_INT_ENB2 \
  138. (0x00000000000001A0ull)
  139. #define CVMX_PCI_INT_SUM \
  140. (0x0000000000000030ull)
  141. #define CVMX_PCI_INT_SUM2 \
  142. (0x0000000000000198ull)
  143. #define CVMX_PCI_MSI_RCV \
  144. (0x00000000000000F0ull)
  145. #define CVMX_PCI_PKTS_SENT0 \
  146. (0x0000000000000040ull)
  147. #define CVMX_PCI_PKTS_SENT1 \
  148. (0x0000000000000050ull)
  149. #define CVMX_PCI_PKTS_SENT2 \
  150. (0x0000000000000060ull)
  151. #define CVMX_PCI_PKTS_SENT3 \
  152. (0x0000000000000070ull)
  153. #define CVMX_PCI_PKTS_SENTX(offset) \
  154. (0x0000000000000040ull + (((offset) & 3) * 16))
  155. #define CVMX_PCI_PKTS_SENT_INT_LEV0 \
  156. (0x0000000000000048ull)
  157. #define CVMX_PCI_PKTS_SENT_INT_LEV1 \
  158. (0x0000000000000058ull)
  159. #define CVMX_PCI_PKTS_SENT_INT_LEV2 \
  160. (0x0000000000000068ull)
  161. #define CVMX_PCI_PKTS_SENT_INT_LEV3 \
  162. (0x0000000000000078ull)
  163. #define CVMX_PCI_PKTS_SENT_INT_LEVX(offset) \
  164. (0x0000000000000048ull + (((offset) & 3) * 16))
  165. #define CVMX_PCI_PKTS_SENT_TIME0 \
  166. (0x000000000000004Cull)
  167. #define CVMX_PCI_PKTS_SENT_TIME1 \
  168. (0x000000000000005Cull)
  169. #define CVMX_PCI_PKTS_SENT_TIME2 \
  170. (0x000000000000006Cull)
  171. #define CVMX_PCI_PKTS_SENT_TIME3 \
  172. (0x000000000000007Cull)
  173. #define CVMX_PCI_PKTS_SENT_TIMEX(offset) \
  174. (0x000000000000004Cull + (((offset) & 3) * 16))
  175. #define CVMX_PCI_PKT_CREDITS0 \
  176. (0x0000000000000044ull)
  177. #define CVMX_PCI_PKT_CREDITS1 \
  178. (0x0000000000000054ull)
  179. #define CVMX_PCI_PKT_CREDITS2 \
  180. (0x0000000000000064ull)
  181. #define CVMX_PCI_PKT_CREDITS3 \
  182. (0x0000000000000074ull)
  183. #define CVMX_PCI_PKT_CREDITSX(offset) \
  184. (0x0000000000000044ull + (((offset) & 3) * 16))
  185. #define CVMX_PCI_READ_CMD_6 \
  186. (0x0000000000000180ull)
  187. #define CVMX_PCI_READ_CMD_C \
  188. (0x0000000000000184ull)
  189. #define CVMX_PCI_READ_CMD_E \
  190. (0x0000000000000188ull)
  191. #define CVMX_PCI_READ_TIMEOUT \
  192. CVMX_ADD_IO_SEG(0x00011F00000000B0ull)
  193. #define CVMX_PCI_SCM_REG \
  194. (0x00000000000001A8ull)
  195. #define CVMX_PCI_TSR_REG \
  196. (0x00000000000001B0ull)
  197. #define CVMX_PCI_WIN_RD_ADDR \
  198. (0x0000000000000008ull)
  199. #define CVMX_PCI_WIN_RD_DATA \
  200. (0x0000000000000020ull)
  201. #define CVMX_PCI_WIN_WR_ADDR \
  202. (0x0000000000000000ull)
  203. #define CVMX_PCI_WIN_WR_DATA \
  204. (0x0000000000000010ull)
  205. #define CVMX_PCI_WIN_WR_MASK \
  206. (0x0000000000000018ull)
  207. union cvmx_pci_bar1_indexx {
  208. uint32_t u32;
  209. struct cvmx_pci_bar1_indexx_s {
  210. uint32_t reserved_18_31:14;
  211. uint32_t addr_idx:14;
  212. uint32_t ca:1;
  213. uint32_t end_swp:2;
  214. uint32_t addr_v:1;
  215. } s;
  216. struct cvmx_pci_bar1_indexx_s cn30xx;
  217. struct cvmx_pci_bar1_indexx_s cn31xx;
  218. struct cvmx_pci_bar1_indexx_s cn38xx;
  219. struct cvmx_pci_bar1_indexx_s cn38xxp2;
  220. struct cvmx_pci_bar1_indexx_s cn50xx;
  221. struct cvmx_pci_bar1_indexx_s cn58xx;
  222. struct cvmx_pci_bar1_indexx_s cn58xxp1;
  223. };
  224. union cvmx_pci_bist_reg {
  225. uint64_t u64;
  226. struct cvmx_pci_bist_reg_s {
  227. uint64_t reserved_10_63:54;
  228. uint64_t rsp_bs:1;
  229. uint64_t dma0_bs:1;
  230. uint64_t cmd0_bs:1;
  231. uint64_t cmd_bs:1;
  232. uint64_t csr2p_bs:1;
  233. uint64_t csrr_bs:1;
  234. uint64_t rsp2p_bs:1;
  235. uint64_t csr2n_bs:1;
  236. uint64_t dat2n_bs:1;
  237. uint64_t dbg2n_bs:1;
  238. } s;
  239. struct cvmx_pci_bist_reg_s cn50xx;
  240. };
  241. union cvmx_pci_cfg00 {
  242. uint32_t u32;
  243. struct cvmx_pci_cfg00_s {
  244. uint32_t devid:16;
  245. uint32_t vendid:16;
  246. } s;
  247. struct cvmx_pci_cfg00_s cn30xx;
  248. struct cvmx_pci_cfg00_s cn31xx;
  249. struct cvmx_pci_cfg00_s cn38xx;
  250. struct cvmx_pci_cfg00_s cn38xxp2;
  251. struct cvmx_pci_cfg00_s cn50xx;
  252. struct cvmx_pci_cfg00_s cn58xx;
  253. struct cvmx_pci_cfg00_s cn58xxp1;
  254. };
  255. union cvmx_pci_cfg01 {
  256. uint32_t u32;
  257. struct cvmx_pci_cfg01_s {
  258. uint32_t dpe:1;
  259. uint32_t sse:1;
  260. uint32_t rma:1;
  261. uint32_t rta:1;
  262. uint32_t sta:1;
  263. uint32_t devt:2;
  264. uint32_t mdpe:1;
  265. uint32_t fbb:1;
  266. uint32_t reserved_22_22:1;
  267. uint32_t m66:1;
  268. uint32_t cle:1;
  269. uint32_t i_stat:1;
  270. uint32_t reserved_11_18:8;
  271. uint32_t i_dis:1;
  272. uint32_t fbbe:1;
  273. uint32_t see:1;
  274. uint32_t ads:1;
  275. uint32_t pee:1;
  276. uint32_t vps:1;
  277. uint32_t mwice:1;
  278. uint32_t scse:1;
  279. uint32_t me:1;
  280. uint32_t msae:1;
  281. uint32_t isae:1;
  282. } s;
  283. struct cvmx_pci_cfg01_s cn30xx;
  284. struct cvmx_pci_cfg01_s cn31xx;
  285. struct cvmx_pci_cfg01_s cn38xx;
  286. struct cvmx_pci_cfg01_s cn38xxp2;
  287. struct cvmx_pci_cfg01_s cn50xx;
  288. struct cvmx_pci_cfg01_s cn58xx;
  289. struct cvmx_pci_cfg01_s cn58xxp1;
  290. };
  291. union cvmx_pci_cfg02 {
  292. uint32_t u32;
  293. struct cvmx_pci_cfg02_s {
  294. uint32_t cc:24;
  295. uint32_t rid:8;
  296. } s;
  297. struct cvmx_pci_cfg02_s cn30xx;
  298. struct cvmx_pci_cfg02_s cn31xx;
  299. struct cvmx_pci_cfg02_s cn38xx;
  300. struct cvmx_pci_cfg02_s cn38xxp2;
  301. struct cvmx_pci_cfg02_s cn50xx;
  302. struct cvmx_pci_cfg02_s cn58xx;
  303. struct cvmx_pci_cfg02_s cn58xxp1;
  304. };
  305. union cvmx_pci_cfg03 {
  306. uint32_t u32;
  307. struct cvmx_pci_cfg03_s {
  308. uint32_t bcap:1;
  309. uint32_t brb:1;
  310. uint32_t reserved_28_29:2;
  311. uint32_t bcod:4;
  312. uint32_t ht:8;
  313. uint32_t lt:8;
  314. uint32_t cls:8;
  315. } s;
  316. struct cvmx_pci_cfg03_s cn30xx;
  317. struct cvmx_pci_cfg03_s cn31xx;
  318. struct cvmx_pci_cfg03_s cn38xx;
  319. struct cvmx_pci_cfg03_s cn38xxp2;
  320. struct cvmx_pci_cfg03_s cn50xx;
  321. struct cvmx_pci_cfg03_s cn58xx;
  322. struct cvmx_pci_cfg03_s cn58xxp1;
  323. };
  324. union cvmx_pci_cfg04 {
  325. uint32_t u32;
  326. struct cvmx_pci_cfg04_s {
  327. uint32_t lbase:20;
  328. uint32_t lbasez:8;
  329. uint32_t pf:1;
  330. uint32_t typ:2;
  331. uint32_t mspc:1;
  332. } s;
  333. struct cvmx_pci_cfg04_s cn30xx;
  334. struct cvmx_pci_cfg04_s cn31xx;
  335. struct cvmx_pci_cfg04_s cn38xx;
  336. struct cvmx_pci_cfg04_s cn38xxp2;
  337. struct cvmx_pci_cfg04_s cn50xx;
  338. struct cvmx_pci_cfg04_s cn58xx;
  339. struct cvmx_pci_cfg04_s cn58xxp1;
  340. };
  341. union cvmx_pci_cfg05 {
  342. uint32_t u32;
  343. struct cvmx_pci_cfg05_s {
  344. uint32_t hbase:32;
  345. } s;
  346. struct cvmx_pci_cfg05_s cn30xx;
  347. struct cvmx_pci_cfg05_s cn31xx;
  348. struct cvmx_pci_cfg05_s cn38xx;
  349. struct cvmx_pci_cfg05_s cn38xxp2;
  350. struct cvmx_pci_cfg05_s cn50xx;
  351. struct cvmx_pci_cfg05_s cn58xx;
  352. struct cvmx_pci_cfg05_s cn58xxp1;
  353. };
  354. union cvmx_pci_cfg06 {
  355. uint32_t u32;
  356. struct cvmx_pci_cfg06_s {
  357. uint32_t lbase:5;
  358. uint32_t lbasez:23;
  359. uint32_t pf:1;
  360. uint32_t typ:2;
  361. uint32_t mspc:1;
  362. } s;
  363. struct cvmx_pci_cfg06_s cn30xx;
  364. struct cvmx_pci_cfg06_s cn31xx;
  365. struct cvmx_pci_cfg06_s cn38xx;
  366. struct cvmx_pci_cfg06_s cn38xxp2;
  367. struct cvmx_pci_cfg06_s cn50xx;
  368. struct cvmx_pci_cfg06_s cn58xx;
  369. struct cvmx_pci_cfg06_s cn58xxp1;
  370. };
  371. union cvmx_pci_cfg07 {
  372. uint32_t u32;
  373. struct cvmx_pci_cfg07_s {
  374. uint32_t hbase:32;
  375. } s;
  376. struct cvmx_pci_cfg07_s cn30xx;
  377. struct cvmx_pci_cfg07_s cn31xx;
  378. struct cvmx_pci_cfg07_s cn38xx;
  379. struct cvmx_pci_cfg07_s cn38xxp2;
  380. struct cvmx_pci_cfg07_s cn50xx;
  381. struct cvmx_pci_cfg07_s cn58xx;
  382. struct cvmx_pci_cfg07_s cn58xxp1;
  383. };
  384. union cvmx_pci_cfg08 {
  385. uint32_t u32;
  386. struct cvmx_pci_cfg08_s {
  387. uint32_t lbasez:28;
  388. uint32_t pf:1;
  389. uint32_t typ:2;
  390. uint32_t mspc:1;
  391. } s;
  392. struct cvmx_pci_cfg08_s cn30xx;
  393. struct cvmx_pci_cfg08_s cn31xx;
  394. struct cvmx_pci_cfg08_s cn38xx;
  395. struct cvmx_pci_cfg08_s cn38xxp2;
  396. struct cvmx_pci_cfg08_s cn50xx;
  397. struct cvmx_pci_cfg08_s cn58xx;
  398. struct cvmx_pci_cfg08_s cn58xxp1;
  399. };
  400. union cvmx_pci_cfg09 {
  401. uint32_t u32;
  402. struct cvmx_pci_cfg09_s {
  403. uint32_t hbase:25;
  404. uint32_t hbasez:7;
  405. } s;
  406. struct cvmx_pci_cfg09_s cn30xx;
  407. struct cvmx_pci_cfg09_s cn31xx;
  408. struct cvmx_pci_cfg09_s cn38xx;
  409. struct cvmx_pci_cfg09_s cn38xxp2;
  410. struct cvmx_pci_cfg09_s cn50xx;
  411. struct cvmx_pci_cfg09_s cn58xx;
  412. struct cvmx_pci_cfg09_s cn58xxp1;
  413. };
  414. union cvmx_pci_cfg10 {
  415. uint32_t u32;
  416. struct cvmx_pci_cfg10_s {
  417. uint32_t cisp:32;
  418. } s;
  419. struct cvmx_pci_cfg10_s cn30xx;
  420. struct cvmx_pci_cfg10_s cn31xx;
  421. struct cvmx_pci_cfg10_s cn38xx;
  422. struct cvmx_pci_cfg10_s cn38xxp2;
  423. struct cvmx_pci_cfg10_s cn50xx;
  424. struct cvmx_pci_cfg10_s cn58xx;
  425. struct cvmx_pci_cfg10_s cn58xxp1;
  426. };
  427. union cvmx_pci_cfg11 {
  428. uint32_t u32;
  429. struct cvmx_pci_cfg11_s {
  430. uint32_t ssid:16;
  431. uint32_t ssvid:16;
  432. } s;
  433. struct cvmx_pci_cfg11_s cn30xx;
  434. struct cvmx_pci_cfg11_s cn31xx;
  435. struct cvmx_pci_cfg11_s cn38xx;
  436. struct cvmx_pci_cfg11_s cn38xxp2;
  437. struct cvmx_pci_cfg11_s cn50xx;
  438. struct cvmx_pci_cfg11_s cn58xx;
  439. struct cvmx_pci_cfg11_s cn58xxp1;
  440. };
  441. union cvmx_pci_cfg12 {
  442. uint32_t u32;
  443. struct cvmx_pci_cfg12_s {
  444. uint32_t erbar:16;
  445. uint32_t erbarz:5;
  446. uint32_t reserved_1_10:10;
  447. uint32_t erbar_en:1;
  448. } s;
  449. struct cvmx_pci_cfg12_s cn30xx;
  450. struct cvmx_pci_cfg12_s cn31xx;
  451. struct cvmx_pci_cfg12_s cn38xx;
  452. struct cvmx_pci_cfg12_s cn38xxp2;
  453. struct cvmx_pci_cfg12_s cn50xx;
  454. struct cvmx_pci_cfg12_s cn58xx;
  455. struct cvmx_pci_cfg12_s cn58xxp1;
  456. };
  457. union cvmx_pci_cfg13 {
  458. uint32_t u32;
  459. struct cvmx_pci_cfg13_s {
  460. uint32_t reserved_8_31:24;
  461. uint32_t cp:8;
  462. } s;
  463. struct cvmx_pci_cfg13_s cn30xx;
  464. struct cvmx_pci_cfg13_s cn31xx;
  465. struct cvmx_pci_cfg13_s cn38xx;
  466. struct cvmx_pci_cfg13_s cn38xxp2;
  467. struct cvmx_pci_cfg13_s cn50xx;
  468. struct cvmx_pci_cfg13_s cn58xx;
  469. struct cvmx_pci_cfg13_s cn58xxp1;
  470. };
  471. union cvmx_pci_cfg15 {
  472. uint32_t u32;
  473. struct cvmx_pci_cfg15_s {
  474. uint32_t ml:8;
  475. uint32_t mg:8;
  476. uint32_t inta:8;
  477. uint32_t il:8;
  478. } s;
  479. struct cvmx_pci_cfg15_s cn30xx;
  480. struct cvmx_pci_cfg15_s cn31xx;
  481. struct cvmx_pci_cfg15_s cn38xx;
  482. struct cvmx_pci_cfg15_s cn38xxp2;
  483. struct cvmx_pci_cfg15_s cn50xx;
  484. struct cvmx_pci_cfg15_s cn58xx;
  485. struct cvmx_pci_cfg15_s cn58xxp1;
  486. };
  487. union cvmx_pci_cfg16 {
  488. uint32_t u32;
  489. struct cvmx_pci_cfg16_s {
  490. uint32_t trdnpr:1;
  491. uint32_t trdard:1;
  492. uint32_t rdsati:1;
  493. uint32_t trdrs:1;
  494. uint32_t trtae:1;
  495. uint32_t twsei:1;
  496. uint32_t twsen:1;
  497. uint32_t twtae:1;
  498. uint32_t tmae:1;
  499. uint32_t tslte:3;
  500. uint32_t tilt:4;
  501. uint32_t pbe:12;
  502. uint32_t dppmr:1;
  503. uint32_t reserved_2_2:1;
  504. uint32_t tswc:1;
  505. uint32_t mltd:1;
  506. } s;
  507. struct cvmx_pci_cfg16_s cn30xx;
  508. struct cvmx_pci_cfg16_s cn31xx;
  509. struct cvmx_pci_cfg16_s cn38xx;
  510. struct cvmx_pci_cfg16_s cn38xxp2;
  511. struct cvmx_pci_cfg16_s cn50xx;
  512. struct cvmx_pci_cfg16_s cn58xx;
  513. struct cvmx_pci_cfg16_s cn58xxp1;
  514. };
  515. union cvmx_pci_cfg17 {
  516. uint32_t u32;
  517. struct cvmx_pci_cfg17_s {
  518. uint32_t tscme:32;
  519. } s;
  520. struct cvmx_pci_cfg17_s cn30xx;
  521. struct cvmx_pci_cfg17_s cn31xx;
  522. struct cvmx_pci_cfg17_s cn38xx;
  523. struct cvmx_pci_cfg17_s cn38xxp2;
  524. struct cvmx_pci_cfg17_s cn50xx;
  525. struct cvmx_pci_cfg17_s cn58xx;
  526. struct cvmx_pci_cfg17_s cn58xxp1;
  527. };
  528. union cvmx_pci_cfg18 {
  529. uint32_t u32;
  530. struct cvmx_pci_cfg18_s {
  531. uint32_t tdsrps:32;
  532. } s;
  533. struct cvmx_pci_cfg18_s cn30xx;
  534. struct cvmx_pci_cfg18_s cn31xx;
  535. struct cvmx_pci_cfg18_s cn38xx;
  536. struct cvmx_pci_cfg18_s cn38xxp2;
  537. struct cvmx_pci_cfg18_s cn50xx;
  538. struct cvmx_pci_cfg18_s cn58xx;
  539. struct cvmx_pci_cfg18_s cn58xxp1;
  540. };
  541. union cvmx_pci_cfg19 {
  542. uint32_t u32;
  543. struct cvmx_pci_cfg19_s {
  544. uint32_t mrbcm:1;
  545. uint32_t mrbci:1;
  546. uint32_t mdwe:1;
  547. uint32_t mdre:1;
  548. uint32_t mdrimc:1;
  549. uint32_t mdrrmc:3;
  550. uint32_t tmes:8;
  551. uint32_t teci:1;
  552. uint32_t tmei:1;
  553. uint32_t tmse:1;
  554. uint32_t tmdpes:1;
  555. uint32_t tmapes:1;
  556. uint32_t reserved_9_10:2;
  557. uint32_t tibcd:1;
  558. uint32_t tibde:1;
  559. uint32_t reserved_6_6:1;
  560. uint32_t tidomc:1;
  561. uint32_t tdomc:5;
  562. } s;
  563. struct cvmx_pci_cfg19_s cn30xx;
  564. struct cvmx_pci_cfg19_s cn31xx;
  565. struct cvmx_pci_cfg19_s cn38xx;
  566. struct cvmx_pci_cfg19_s cn38xxp2;
  567. struct cvmx_pci_cfg19_s cn50xx;
  568. struct cvmx_pci_cfg19_s cn58xx;
  569. struct cvmx_pci_cfg19_s cn58xxp1;
  570. };
  571. union cvmx_pci_cfg20 {
  572. uint32_t u32;
  573. struct cvmx_pci_cfg20_s {
  574. uint32_t mdsp:32;
  575. } s;
  576. struct cvmx_pci_cfg20_s cn30xx;
  577. struct cvmx_pci_cfg20_s cn31xx;
  578. struct cvmx_pci_cfg20_s cn38xx;
  579. struct cvmx_pci_cfg20_s cn38xxp2;
  580. struct cvmx_pci_cfg20_s cn50xx;
  581. struct cvmx_pci_cfg20_s cn58xx;
  582. struct cvmx_pci_cfg20_s cn58xxp1;
  583. };
  584. union cvmx_pci_cfg21 {
  585. uint32_t u32;
  586. struct cvmx_pci_cfg21_s {
  587. uint32_t scmre:32;
  588. } s;
  589. struct cvmx_pci_cfg21_s cn30xx;
  590. struct cvmx_pci_cfg21_s cn31xx;
  591. struct cvmx_pci_cfg21_s cn38xx;
  592. struct cvmx_pci_cfg21_s cn38xxp2;
  593. struct cvmx_pci_cfg21_s cn50xx;
  594. struct cvmx_pci_cfg21_s cn58xx;
  595. struct cvmx_pci_cfg21_s cn58xxp1;
  596. };
  597. union cvmx_pci_cfg22 {
  598. uint32_t u32;
  599. struct cvmx_pci_cfg22_s {
  600. uint32_t mac:7;
  601. uint32_t reserved_19_24:6;
  602. uint32_t flush:1;
  603. uint32_t mra:1;
  604. uint32_t mtta:1;
  605. uint32_t mrv:8;
  606. uint32_t mttv:8;
  607. } s;
  608. struct cvmx_pci_cfg22_s cn30xx;
  609. struct cvmx_pci_cfg22_s cn31xx;
  610. struct cvmx_pci_cfg22_s cn38xx;
  611. struct cvmx_pci_cfg22_s cn38xxp2;
  612. struct cvmx_pci_cfg22_s cn50xx;
  613. struct cvmx_pci_cfg22_s cn58xx;
  614. struct cvmx_pci_cfg22_s cn58xxp1;
  615. };
  616. union cvmx_pci_cfg56 {
  617. uint32_t u32;
  618. struct cvmx_pci_cfg56_s {
  619. uint32_t reserved_23_31:9;
  620. uint32_t most:3;
  621. uint32_t mmbc:2;
  622. uint32_t roe:1;
  623. uint32_t dpere:1;
  624. uint32_t ncp:8;
  625. uint32_t pxcid:8;
  626. } s;
  627. struct cvmx_pci_cfg56_s cn30xx;
  628. struct cvmx_pci_cfg56_s cn31xx;
  629. struct cvmx_pci_cfg56_s cn38xx;
  630. struct cvmx_pci_cfg56_s cn38xxp2;
  631. struct cvmx_pci_cfg56_s cn50xx;
  632. struct cvmx_pci_cfg56_s cn58xx;
  633. struct cvmx_pci_cfg56_s cn58xxp1;
  634. };
  635. union cvmx_pci_cfg57 {
  636. uint32_t u32;
  637. struct cvmx_pci_cfg57_s {
  638. uint32_t reserved_30_31:2;
  639. uint32_t scemr:1;
  640. uint32_t mcrsd:3;
  641. uint32_t mostd:3;
  642. uint32_t mmrbcd:2;
  643. uint32_t dc:1;
  644. uint32_t usc:1;
  645. uint32_t scd:1;
  646. uint32_t m133:1;
  647. uint32_t w64:1;
  648. uint32_t bn:8;
  649. uint32_t dn:5;
  650. uint32_t fn:3;
  651. } s;
  652. struct cvmx_pci_cfg57_s cn30xx;
  653. struct cvmx_pci_cfg57_s cn31xx;
  654. struct cvmx_pci_cfg57_s cn38xx;
  655. struct cvmx_pci_cfg57_s cn38xxp2;
  656. struct cvmx_pci_cfg57_s cn50xx;
  657. struct cvmx_pci_cfg57_s cn58xx;
  658. struct cvmx_pci_cfg57_s cn58xxp1;
  659. };
  660. union cvmx_pci_cfg58 {
  661. uint32_t u32;
  662. struct cvmx_pci_cfg58_s {
  663. uint32_t pmes:5;
  664. uint32_t d2s:1;
  665. uint32_t d1s:1;
  666. uint32_t auxc:3;
  667. uint32_t dsi:1;
  668. uint32_t reserved_20_20:1;
  669. uint32_t pmec:1;
  670. uint32_t pcimiv:3;
  671. uint32_t ncp:8;
  672. uint32_t pmcid:8;
  673. } s;
  674. struct cvmx_pci_cfg58_s cn30xx;
  675. struct cvmx_pci_cfg58_s cn31xx;
  676. struct cvmx_pci_cfg58_s cn38xx;
  677. struct cvmx_pci_cfg58_s cn38xxp2;
  678. struct cvmx_pci_cfg58_s cn50xx;
  679. struct cvmx_pci_cfg58_s cn58xx;
  680. struct cvmx_pci_cfg58_s cn58xxp1;
  681. };
  682. union cvmx_pci_cfg59 {
  683. uint32_t u32;
  684. struct cvmx_pci_cfg59_s {
  685. uint32_t pmdia:8;
  686. uint32_t bpccen:1;
  687. uint32_t bd3h:1;
  688. uint32_t reserved_16_21:6;
  689. uint32_t pmess:1;
  690. uint32_t pmedsia:2;
  691. uint32_t pmds:4;
  692. uint32_t pmeens:1;
  693. uint32_t reserved_2_7:6;
  694. uint32_t ps:2;
  695. } s;
  696. struct cvmx_pci_cfg59_s cn30xx;
  697. struct cvmx_pci_cfg59_s cn31xx;
  698. struct cvmx_pci_cfg59_s cn38xx;
  699. struct cvmx_pci_cfg59_s cn38xxp2;
  700. struct cvmx_pci_cfg59_s cn50xx;
  701. struct cvmx_pci_cfg59_s cn58xx;
  702. struct cvmx_pci_cfg59_s cn58xxp1;
  703. };
  704. union cvmx_pci_cfg60 {
  705. uint32_t u32;
  706. struct cvmx_pci_cfg60_s {
  707. uint32_t reserved_24_31:8;
  708. uint32_t m64:1;
  709. uint32_t mme:3;
  710. uint32_t mmc:3;
  711. uint32_t msien:1;
  712. uint32_t ncp:8;
  713. uint32_t msicid:8;
  714. } s;
  715. struct cvmx_pci_cfg60_s cn30xx;
  716. struct cvmx_pci_cfg60_s cn31xx;
  717. struct cvmx_pci_cfg60_s cn38xx;
  718. struct cvmx_pci_cfg60_s cn38xxp2;
  719. struct cvmx_pci_cfg60_s cn50xx;
  720. struct cvmx_pci_cfg60_s cn58xx;
  721. struct cvmx_pci_cfg60_s cn58xxp1;
  722. };
  723. union cvmx_pci_cfg61 {
  724. uint32_t u32;
  725. struct cvmx_pci_cfg61_s {
  726. uint32_t msi31t2:30;
  727. uint32_t reserved_0_1:2;
  728. } s;
  729. struct cvmx_pci_cfg61_s cn30xx;
  730. struct cvmx_pci_cfg61_s cn31xx;
  731. struct cvmx_pci_cfg61_s cn38xx;
  732. struct cvmx_pci_cfg61_s cn38xxp2;
  733. struct cvmx_pci_cfg61_s cn50xx;
  734. struct cvmx_pci_cfg61_s cn58xx;
  735. struct cvmx_pci_cfg61_s cn58xxp1;
  736. };
  737. union cvmx_pci_cfg62 {
  738. uint32_t u32;
  739. struct cvmx_pci_cfg62_s {
  740. uint32_t msi:32;
  741. } s;
  742. struct cvmx_pci_cfg62_s cn30xx;
  743. struct cvmx_pci_cfg62_s cn31xx;
  744. struct cvmx_pci_cfg62_s cn38xx;
  745. struct cvmx_pci_cfg62_s cn38xxp2;
  746. struct cvmx_pci_cfg62_s cn50xx;
  747. struct cvmx_pci_cfg62_s cn58xx;
  748. struct cvmx_pci_cfg62_s cn58xxp1;
  749. };
  750. union cvmx_pci_cfg63 {
  751. uint32_t u32;
  752. struct cvmx_pci_cfg63_s {
  753. uint32_t reserved_16_31:16;
  754. uint32_t msimd:16;
  755. } s;
  756. struct cvmx_pci_cfg63_s cn30xx;
  757. struct cvmx_pci_cfg63_s cn31xx;
  758. struct cvmx_pci_cfg63_s cn38xx;
  759. struct cvmx_pci_cfg63_s cn38xxp2;
  760. struct cvmx_pci_cfg63_s cn50xx;
  761. struct cvmx_pci_cfg63_s cn58xx;
  762. struct cvmx_pci_cfg63_s cn58xxp1;
  763. };
  764. union cvmx_pci_cnt_reg {
  765. uint64_t u64;
  766. struct cvmx_pci_cnt_reg_s {
  767. uint64_t reserved_38_63:26;
  768. uint64_t hm_pcix:1;
  769. uint64_t hm_speed:2;
  770. uint64_t ap_pcix:1;
  771. uint64_t ap_speed:2;
  772. uint64_t pcicnt:32;
  773. } s;
  774. struct cvmx_pci_cnt_reg_s cn50xx;
  775. struct cvmx_pci_cnt_reg_s cn58xx;
  776. struct cvmx_pci_cnt_reg_s cn58xxp1;
  777. };
  778. union cvmx_pci_ctl_status_2 {
  779. uint32_t u32;
  780. struct cvmx_pci_ctl_status_2_s {
  781. uint32_t reserved_29_31:3;
  782. uint32_t bb1_hole:3;
  783. uint32_t bb1_siz:1;
  784. uint32_t bb_ca:1;
  785. uint32_t bb_es:2;
  786. uint32_t bb1:1;
  787. uint32_t bb0:1;
  788. uint32_t erst_n:1;
  789. uint32_t bar2pres:1;
  790. uint32_t scmtyp:1;
  791. uint32_t scm:1;
  792. uint32_t en_wfilt:1;
  793. uint32_t reserved_14_14:1;
  794. uint32_t ap_pcix:1;
  795. uint32_t ap_64ad:1;
  796. uint32_t b12_bist:1;
  797. uint32_t pmo_amod:1;
  798. uint32_t pmo_fpc:3;
  799. uint32_t tsr_hwm:3;
  800. uint32_t bar2_enb:1;
  801. uint32_t bar2_esx:2;
  802. uint32_t bar2_cax:1;
  803. } s;
  804. struct cvmx_pci_ctl_status_2_s cn30xx;
  805. struct cvmx_pci_ctl_status_2_cn31xx {
  806. uint32_t reserved_20_31:12;
  807. uint32_t erst_n:1;
  808. uint32_t bar2pres:1;
  809. uint32_t scmtyp:1;
  810. uint32_t scm:1;
  811. uint32_t en_wfilt:1;
  812. uint32_t reserved_14_14:1;
  813. uint32_t ap_pcix:1;
  814. uint32_t ap_64ad:1;
  815. uint32_t b12_bist:1;
  816. uint32_t pmo_amod:1;
  817. uint32_t pmo_fpc:3;
  818. uint32_t tsr_hwm:3;
  819. uint32_t bar2_enb:1;
  820. uint32_t bar2_esx:2;
  821. uint32_t bar2_cax:1;
  822. } cn31xx;
  823. struct cvmx_pci_ctl_status_2_s cn38xx;
  824. struct cvmx_pci_ctl_status_2_cn31xx cn38xxp2;
  825. struct cvmx_pci_ctl_status_2_s cn50xx;
  826. struct cvmx_pci_ctl_status_2_s cn58xx;
  827. struct cvmx_pci_ctl_status_2_s cn58xxp1;
  828. };
  829. union cvmx_pci_dbellx {
  830. uint32_t u32;
  831. struct cvmx_pci_dbellx_s {
  832. uint32_t reserved_16_31:16;
  833. uint32_t inc_val:16;
  834. } s;
  835. struct cvmx_pci_dbellx_s cn30xx;
  836. struct cvmx_pci_dbellx_s cn31xx;
  837. struct cvmx_pci_dbellx_s cn38xx;
  838. struct cvmx_pci_dbellx_s cn38xxp2;
  839. struct cvmx_pci_dbellx_s cn50xx;
  840. struct cvmx_pci_dbellx_s cn58xx;
  841. struct cvmx_pci_dbellx_s cn58xxp1;
  842. };
  843. union cvmx_pci_dma_cntx {
  844. uint32_t u32;
  845. struct cvmx_pci_dma_cntx_s {
  846. uint32_t dma_cnt:32;
  847. } s;
  848. struct cvmx_pci_dma_cntx_s cn30xx;
  849. struct cvmx_pci_dma_cntx_s cn31xx;
  850. struct cvmx_pci_dma_cntx_s cn38xx;
  851. struct cvmx_pci_dma_cntx_s cn38xxp2;
  852. struct cvmx_pci_dma_cntx_s cn50xx;
  853. struct cvmx_pci_dma_cntx_s cn58xx;
  854. struct cvmx_pci_dma_cntx_s cn58xxp1;
  855. };
  856. union cvmx_pci_dma_int_levx {
  857. uint32_t u32;
  858. struct cvmx_pci_dma_int_levx_s {
  859. uint32_t pkt_cnt:32;
  860. } s;
  861. struct cvmx_pci_dma_int_levx_s cn30xx;
  862. struct cvmx_pci_dma_int_levx_s cn31xx;
  863. struct cvmx_pci_dma_int_levx_s cn38xx;
  864. struct cvmx_pci_dma_int_levx_s cn38xxp2;
  865. struct cvmx_pci_dma_int_levx_s cn50xx;
  866. struct cvmx_pci_dma_int_levx_s cn58xx;
  867. struct cvmx_pci_dma_int_levx_s cn58xxp1;
  868. };
  869. union cvmx_pci_dma_timex {
  870. uint32_t u32;
  871. struct cvmx_pci_dma_timex_s {
  872. uint32_t dma_time:32;
  873. } s;
  874. struct cvmx_pci_dma_timex_s cn30xx;
  875. struct cvmx_pci_dma_timex_s cn31xx;
  876. struct cvmx_pci_dma_timex_s cn38xx;
  877. struct cvmx_pci_dma_timex_s cn38xxp2;
  878. struct cvmx_pci_dma_timex_s cn50xx;
  879. struct cvmx_pci_dma_timex_s cn58xx;
  880. struct cvmx_pci_dma_timex_s cn58xxp1;
  881. };
  882. union cvmx_pci_instr_countx {
  883. uint32_t u32;
  884. struct cvmx_pci_instr_countx_s {
  885. uint32_t icnt:32;
  886. } s;
  887. struct cvmx_pci_instr_countx_s cn30xx;
  888. struct cvmx_pci_instr_countx_s cn31xx;
  889. struct cvmx_pci_instr_countx_s cn38xx;
  890. struct cvmx_pci_instr_countx_s cn38xxp2;
  891. struct cvmx_pci_instr_countx_s cn50xx;
  892. struct cvmx_pci_instr_countx_s cn58xx;
  893. struct cvmx_pci_instr_countx_s cn58xxp1;
  894. };
  895. union cvmx_pci_int_enb {
  896. uint64_t u64;
  897. struct cvmx_pci_int_enb_s {
  898. uint64_t reserved_34_63:30;
  899. uint64_t ill_rd:1;
  900. uint64_t ill_wr:1;
  901. uint64_t win_wr:1;
  902. uint64_t dma1_fi:1;
  903. uint64_t dma0_fi:1;
  904. uint64_t idtime1:1;
  905. uint64_t idtime0:1;
  906. uint64_t idcnt1:1;
  907. uint64_t idcnt0:1;
  908. uint64_t iptime3:1;
  909. uint64_t iptime2:1;
  910. uint64_t iptime1:1;
  911. uint64_t iptime0:1;
  912. uint64_t ipcnt3:1;
  913. uint64_t ipcnt2:1;
  914. uint64_t ipcnt1:1;
  915. uint64_t ipcnt0:1;
  916. uint64_t irsl_int:1;
  917. uint64_t ill_rrd:1;
  918. uint64_t ill_rwr:1;
  919. uint64_t idperr:1;
  920. uint64_t iaperr:1;
  921. uint64_t iserr:1;
  922. uint64_t itsr_abt:1;
  923. uint64_t imsc_msg:1;
  924. uint64_t imsi_mabt:1;
  925. uint64_t imsi_tabt:1;
  926. uint64_t imsi_per:1;
  927. uint64_t imr_tto:1;
  928. uint64_t imr_abt:1;
  929. uint64_t itr_abt:1;
  930. uint64_t imr_wtto:1;
  931. uint64_t imr_wabt:1;
  932. uint64_t itr_wabt:1;
  933. } s;
  934. struct cvmx_pci_int_enb_cn30xx {
  935. uint64_t reserved_34_63:30;
  936. uint64_t ill_rd:1;
  937. uint64_t ill_wr:1;
  938. uint64_t win_wr:1;
  939. uint64_t dma1_fi:1;
  940. uint64_t dma0_fi:1;
  941. uint64_t idtime1:1;
  942. uint64_t idtime0:1;
  943. uint64_t idcnt1:1;
  944. uint64_t idcnt0:1;
  945. uint64_t reserved_22_24:3;
  946. uint64_t iptime0:1;
  947. uint64_t reserved_18_20:3;
  948. uint64_t ipcnt0:1;
  949. uint64_t irsl_int:1;
  950. uint64_t ill_rrd:1;
  951. uint64_t ill_rwr:1;
  952. uint64_t idperr:1;
  953. uint64_t iaperr:1;
  954. uint64_t iserr:1;
  955. uint64_t itsr_abt:1;
  956. uint64_t imsc_msg:1;
  957. uint64_t imsi_mabt:1;
  958. uint64_t imsi_tabt:1;
  959. uint64_t imsi_per:1;
  960. uint64_t imr_tto:1;
  961. uint64_t imr_abt:1;
  962. uint64_t itr_abt:1;
  963. uint64_t imr_wtto:1;
  964. uint64_t imr_wabt:1;
  965. uint64_t itr_wabt:1;
  966. } cn30xx;
  967. struct cvmx_pci_int_enb_cn31xx {
  968. uint64_t reserved_34_63:30;
  969. uint64_t ill_rd:1;
  970. uint64_t ill_wr:1;
  971. uint64_t win_wr:1;
  972. uint64_t dma1_fi:1;
  973. uint64_t dma0_fi:1;
  974. uint64_t idtime1:1;
  975. uint64_t idtime0:1;
  976. uint64_t idcnt1:1;
  977. uint64_t idcnt0:1;
  978. uint64_t reserved_23_24:2;
  979. uint64_t iptime1:1;
  980. uint64_t iptime0:1;
  981. uint64_t reserved_19_20:2;
  982. uint64_t ipcnt1:1;
  983. uint64_t ipcnt0:1;
  984. uint64_t irsl_int:1;
  985. uint64_t ill_rrd:1;
  986. uint64_t ill_rwr:1;
  987. uint64_t idperr:1;
  988. uint64_t iaperr:1;
  989. uint64_t iserr:1;
  990. uint64_t itsr_abt:1;
  991. uint64_t imsc_msg:1;
  992. uint64_t imsi_mabt:1;
  993. uint64_t imsi_tabt:1;
  994. uint64_t imsi_per:1;
  995. uint64_t imr_tto:1;
  996. uint64_t imr_abt:1;
  997. uint64_t itr_abt:1;
  998. uint64_t imr_wtto:1;
  999. uint64_t imr_wabt:1;
  1000. uint64_t itr_wabt:1;
  1001. } cn31xx;
  1002. struct cvmx_pci_int_enb_s cn38xx;
  1003. struct cvmx_pci_int_enb_s cn38xxp2;
  1004. struct cvmx_pci_int_enb_cn31xx cn50xx;
  1005. struct cvmx_pci_int_enb_s cn58xx;
  1006. struct cvmx_pci_int_enb_s cn58xxp1;
  1007. };
  1008. union cvmx_pci_int_enb2 {
  1009. uint64_t u64;
  1010. struct cvmx_pci_int_enb2_s {
  1011. uint64_t reserved_34_63:30;
  1012. uint64_t ill_rd:1;
  1013. uint64_t ill_wr:1;
  1014. uint64_t win_wr:1;
  1015. uint64_t dma1_fi:1;
  1016. uint64_t dma0_fi:1;
  1017. uint64_t rdtime1:1;
  1018. uint64_t rdtime0:1;
  1019. uint64_t rdcnt1:1;
  1020. uint64_t rdcnt0:1;
  1021. uint64_t rptime3:1;
  1022. uint64_t rptime2:1;
  1023. uint64_t rptime1:1;
  1024. uint64_t rptime0:1;
  1025. uint64_t rpcnt3:1;
  1026. uint64_t rpcnt2:1;
  1027. uint64_t rpcnt1:1;
  1028. uint64_t rpcnt0:1;
  1029. uint64_t rrsl_int:1;
  1030. uint64_t ill_rrd:1;
  1031. uint64_t ill_rwr:1;
  1032. uint64_t rdperr:1;
  1033. uint64_t raperr:1;
  1034. uint64_t rserr:1;
  1035. uint64_t rtsr_abt:1;
  1036. uint64_t rmsc_msg:1;
  1037. uint64_t rmsi_mabt:1;
  1038. uint64_t rmsi_tabt:1;
  1039. uint64_t rmsi_per:1;
  1040. uint64_t rmr_tto:1;
  1041. uint64_t rmr_abt:1;
  1042. uint64_t rtr_abt:1;
  1043. uint64_t rmr_wtto:1;
  1044. uint64_t rmr_wabt:1;
  1045. uint64_t rtr_wabt:1;
  1046. } s;
  1047. struct cvmx_pci_int_enb2_cn30xx {
  1048. uint64_t reserved_34_63:30;
  1049. uint64_t ill_rd:1;
  1050. uint64_t ill_wr:1;
  1051. uint64_t win_wr:1;
  1052. uint64_t dma1_fi:1;
  1053. uint64_t dma0_fi:1;
  1054. uint64_t rdtime1:1;
  1055. uint64_t rdtime0:1;
  1056. uint64_t rdcnt1:1;
  1057. uint64_t rdcnt0:1;
  1058. uint64_t reserved_22_24:3;
  1059. uint64_t rptime0:1;
  1060. uint64_t reserved_18_20:3;
  1061. uint64_t rpcnt0:1;
  1062. uint64_t rrsl_int:1;
  1063. uint64_t ill_rrd:1;
  1064. uint64_t ill_rwr:1;
  1065. uint64_t rdperr:1;
  1066. uint64_t raperr:1;
  1067. uint64_t rserr:1;
  1068. uint64_t rtsr_abt:1;
  1069. uint64_t rmsc_msg:1;
  1070. uint64_t rmsi_mabt:1;
  1071. uint64_t rmsi_tabt:1;
  1072. uint64_t rmsi_per:1;
  1073. uint64_t rmr_tto:1;
  1074. uint64_t rmr_abt:1;
  1075. uint64_t rtr_abt:1;
  1076. uint64_t rmr_wtto:1;
  1077. uint64_t rmr_wabt:1;
  1078. uint64_t rtr_wabt:1;
  1079. } cn30xx;
  1080. struct cvmx_pci_int_enb2_cn31xx {
  1081. uint64_t reserved_34_63:30;
  1082. uint64_t ill_rd:1;
  1083. uint64_t ill_wr:1;
  1084. uint64_t win_wr:1;
  1085. uint64_t dma1_fi:1;
  1086. uint64_t dma0_fi:1;
  1087. uint64_t rdtime1:1;
  1088. uint64_t rdtime0:1;
  1089. uint64_t rdcnt1:1;
  1090. uint64_t rdcnt0:1;
  1091. uint64_t reserved_23_24:2;
  1092. uint64_t rptime1:1;
  1093. uint64_t rptime0:1;
  1094. uint64_t reserved_19_20:2;
  1095. uint64_t rpcnt1:1;
  1096. uint64_t rpcnt0:1;
  1097. uint64_t rrsl_int:1;
  1098. uint64_t ill_rrd:1;
  1099. uint64_t ill_rwr:1;
  1100. uint64_t rdperr:1;
  1101. uint64_t raperr:1;
  1102. uint64_t rserr:1;
  1103. uint64_t rtsr_abt:1;
  1104. uint64_t rmsc_msg:1;
  1105. uint64_t rmsi_mabt:1;
  1106. uint64_t rmsi_tabt:1;
  1107. uint64_t rmsi_per:1;
  1108. uint64_t rmr_tto:1;
  1109. uint64_t rmr_abt:1;
  1110. uint64_t rtr_abt:1;
  1111. uint64_t rmr_wtto:1;
  1112. uint64_t rmr_wabt:1;
  1113. uint64_t rtr_wabt:1;
  1114. } cn31xx;
  1115. struct cvmx_pci_int_enb2_s cn38xx;
  1116. struct cvmx_pci_int_enb2_s cn38xxp2;
  1117. struct cvmx_pci_int_enb2_cn31xx cn50xx;
  1118. struct cvmx_pci_int_enb2_s cn58xx;
  1119. struct cvmx_pci_int_enb2_s cn58xxp1;
  1120. };
  1121. union cvmx_pci_int_sum {
  1122. uint64_t u64;
  1123. struct cvmx_pci_int_sum_s {
  1124. uint64_t reserved_34_63:30;
  1125. uint64_t ill_rd:1;
  1126. uint64_t ill_wr:1;
  1127. uint64_t win_wr:1;
  1128. uint64_t dma1_fi:1;
  1129. uint64_t dma0_fi:1;
  1130. uint64_t dtime1:1;
  1131. uint64_t dtime0:1;
  1132. uint64_t dcnt1:1;
  1133. uint64_t dcnt0:1;
  1134. uint64_t ptime3:1;
  1135. uint64_t ptime2:1;
  1136. uint64_t ptime1:1;
  1137. uint64_t ptime0:1;
  1138. uint64_t pcnt3:1;
  1139. uint64_t pcnt2:1;
  1140. uint64_t pcnt1:1;
  1141. uint64_t pcnt0:1;
  1142. uint64_t rsl_int:1;
  1143. uint64_t ill_rrd:1;
  1144. uint64_t ill_rwr:1;
  1145. uint64_t dperr:1;
  1146. uint64_t aperr:1;
  1147. uint64_t serr:1;
  1148. uint64_t tsr_abt:1;
  1149. uint64_t msc_msg:1;
  1150. uint64_t msi_mabt:1;
  1151. uint64_t msi_tabt:1;
  1152. uint64_t msi_per:1;
  1153. uint64_t mr_tto:1;
  1154. uint64_t mr_abt:1;
  1155. uint64_t tr_abt:1;
  1156. uint64_t mr_wtto:1;
  1157. uint64_t mr_wabt:1;
  1158. uint64_t tr_wabt:1;
  1159. } s;
  1160. struct cvmx_pci_int_sum_cn30xx {
  1161. uint64_t reserved_34_63:30;
  1162. uint64_t ill_rd:1;
  1163. uint64_t ill_wr:1;
  1164. uint64_t win_wr:1;
  1165. uint64_t dma1_fi:1;
  1166. uint64_t dma0_fi:1;
  1167. uint64_t dtime1:1;
  1168. uint64_t dtime0:1;
  1169. uint64_t dcnt1:1;
  1170. uint64_t dcnt0:1;
  1171. uint64_t reserved_22_24:3;
  1172. uint64_t ptime0:1;
  1173. uint64_t reserved_18_20:3;
  1174. uint64_t pcnt0:1;
  1175. uint64_t rsl_int:1;
  1176. uint64_t ill_rrd:1;
  1177. uint64_t ill_rwr:1;
  1178. uint64_t dperr:1;
  1179. uint64_t aperr:1;
  1180. uint64_t serr:1;
  1181. uint64_t tsr_abt:1;
  1182. uint64_t msc_msg:1;
  1183. uint64_t msi_mabt:1;
  1184. uint64_t msi_tabt:1;
  1185. uint64_t msi_per:1;
  1186. uint64_t mr_tto:1;
  1187. uint64_t mr_abt:1;
  1188. uint64_t tr_abt:1;
  1189. uint64_t mr_wtto:1;
  1190. uint64_t mr_wabt:1;
  1191. uint64_t tr_wabt:1;
  1192. } cn30xx;
  1193. struct cvmx_pci_int_sum_cn31xx {
  1194. uint64_t reserved_34_63:30;
  1195. uint64_t ill_rd:1;
  1196. uint64_t ill_wr:1;
  1197. uint64_t win_wr:1;
  1198. uint64_t dma1_fi:1;
  1199. uint64_t dma0_fi:1;
  1200. uint64_t dtime1:1;
  1201. uint64_t dtime0:1;
  1202. uint64_t dcnt1:1;
  1203. uint64_t dcnt0:1;
  1204. uint64_t reserved_23_24:2;
  1205. uint64_t ptime1:1;
  1206. uint64_t ptime0:1;
  1207. uint64_t reserved_19_20:2;
  1208. uint64_t pcnt1:1;
  1209. uint64_t pcnt0:1;
  1210. uint64_t rsl_int:1;
  1211. uint64_t ill_rrd:1;
  1212. uint64_t ill_rwr:1;
  1213. uint64_t dperr:1;
  1214. uint64_t aperr:1;
  1215. uint64_t serr:1;
  1216. uint64_t tsr_abt:1;
  1217. uint64_t msc_msg:1;
  1218. uint64_t msi_mabt:1;
  1219. uint64_t msi_tabt:1;
  1220. uint64_t msi_per:1;
  1221. uint64_t mr_tto:1;
  1222. uint64_t mr_abt:1;
  1223. uint64_t tr_abt:1;
  1224. uint64_t mr_wtto:1;
  1225. uint64_t mr_wabt:1;
  1226. uint64_t tr_wabt:1;
  1227. } cn31xx;
  1228. struct cvmx_pci_int_sum_s cn38xx;
  1229. struct cvmx_pci_int_sum_s cn38xxp2;
  1230. struct cvmx_pci_int_sum_cn31xx cn50xx;
  1231. struct cvmx_pci_int_sum_s cn58xx;
  1232. struct cvmx_pci_int_sum_s cn58xxp1;
  1233. };
  1234. union cvmx_pci_int_sum2 {
  1235. uint64_t u64;
  1236. struct cvmx_pci_int_sum2_s {
  1237. uint64_t reserved_34_63:30;
  1238. uint64_t ill_rd:1;
  1239. uint64_t ill_wr:1;
  1240. uint64_t win_wr:1;
  1241. uint64_t dma1_fi:1;
  1242. uint64_t dma0_fi:1;
  1243. uint64_t dtime1:1;
  1244. uint64_t dtime0:1;
  1245. uint64_t dcnt1:1;
  1246. uint64_t dcnt0:1;
  1247. uint64_t ptime3:1;
  1248. uint64_t ptime2:1;
  1249. uint64_t ptime1:1;
  1250. uint64_t ptime0:1;
  1251. uint64_t pcnt3:1;
  1252. uint64_t pcnt2:1;
  1253. uint64_t pcnt1:1;
  1254. uint64_t pcnt0:1;
  1255. uint64_t rsl_int:1;
  1256. uint64_t ill_rrd:1;
  1257. uint64_t ill_rwr:1;
  1258. uint64_t dperr:1;
  1259. uint64_t aperr:1;
  1260. uint64_t serr:1;
  1261. uint64_t tsr_abt:1;
  1262. uint64_t msc_msg:1;
  1263. uint64_t msi_mabt:1;
  1264. uint64_t msi_tabt:1;
  1265. uint64_t msi_per:1;
  1266. uint64_t mr_tto:1;
  1267. uint64_t mr_abt:1;
  1268. uint64_t tr_abt:1;
  1269. uint64_t mr_wtto:1;
  1270. uint64_t mr_wabt:1;
  1271. uint64_t tr_wabt:1;
  1272. } s;
  1273. struct cvmx_pci_int_sum2_cn30xx {
  1274. uint64_t reserved_34_63:30;
  1275. uint64_t ill_rd:1;
  1276. uint64_t ill_wr:1;
  1277. uint64_t win_wr:1;
  1278. uint64_t dma1_fi:1;
  1279. uint64_t dma0_fi:1;
  1280. uint64_t dtime1:1;
  1281. uint64_t dtime0:1;
  1282. uint64_t dcnt1:1;
  1283. uint64_t dcnt0:1;
  1284. uint64_t reserved_22_24:3;
  1285. uint64_t ptime0:1;
  1286. uint64_t reserved_18_20:3;
  1287. uint64_t pcnt0:1;
  1288. uint64_t rsl_int:1;
  1289. uint64_t ill_rrd:1;
  1290. uint64_t ill_rwr:1;
  1291. uint64_t dperr:1;
  1292. uint64_t aperr:1;
  1293. uint64_t serr:1;
  1294. uint64_t tsr_abt:1;
  1295. uint64_t msc_msg:1;
  1296. uint64_t msi_mabt:1;
  1297. uint64_t msi_tabt:1;
  1298. uint64_t msi_per:1;
  1299. uint64_t mr_tto:1;
  1300. uint64_t mr_abt:1;
  1301. uint64_t tr_abt:1;
  1302. uint64_t mr_wtto:1;
  1303. uint64_t mr_wabt:1;
  1304. uint64_t tr_wabt:1;
  1305. } cn30xx;
  1306. struct cvmx_pci_int_sum2_cn31xx {
  1307. uint64_t reserved_34_63:30;
  1308. uint64_t ill_rd:1;
  1309. uint64_t ill_wr:1;
  1310. uint64_t win_wr:1;
  1311. uint64_t dma1_fi:1;
  1312. uint64_t dma0_fi:1;
  1313. uint64_t dtime1:1;
  1314. uint64_t dtime0:1;
  1315. uint64_t dcnt1:1;
  1316. uint64_t dcnt0:1;
  1317. uint64_t reserved_23_24:2;
  1318. uint64_t ptime1:1;
  1319. uint64_t ptime0:1;
  1320. uint64_t reserved_19_20:2;
  1321. uint64_t pcnt1:1;
  1322. uint64_t pcnt0:1;
  1323. uint64_t rsl_int:1;
  1324. uint64_t ill_rrd:1;
  1325. uint64_t ill_rwr:1;
  1326. uint64_t dperr:1;
  1327. uint64_t aperr:1;
  1328. uint64_t serr:1;
  1329. uint64_t tsr_abt:1;
  1330. uint64_t msc_msg:1;
  1331. uint64_t msi_mabt:1;
  1332. uint64_t msi_tabt:1;
  1333. uint64_t msi_per:1;
  1334. uint64_t mr_tto:1;
  1335. uint64_t mr_abt:1;
  1336. uint64_t tr_abt:1;
  1337. uint64_t mr_wtto:1;
  1338. uint64_t mr_wabt:1;
  1339. uint64_t tr_wabt:1;
  1340. } cn31xx;
  1341. struct cvmx_pci_int_sum2_s cn38xx;
  1342. struct cvmx_pci_int_sum2_s cn38xxp2;
  1343. struct cvmx_pci_int_sum2_cn31xx cn50xx;
  1344. struct cvmx_pci_int_sum2_s cn58xx;
  1345. struct cvmx_pci_int_sum2_s cn58xxp1;
  1346. };
  1347. union cvmx_pci_msi_rcv {
  1348. uint32_t u32;
  1349. struct cvmx_pci_msi_rcv_s {
  1350. uint32_t reserved_6_31:26;
  1351. uint32_t intr:6;
  1352. } s;
  1353. struct cvmx_pci_msi_rcv_s cn30xx;
  1354. struct cvmx_pci_msi_rcv_s cn31xx;
  1355. struct cvmx_pci_msi_rcv_s cn38xx;
  1356. struct cvmx_pci_msi_rcv_s cn38xxp2;
  1357. struct cvmx_pci_msi_rcv_s cn50xx;
  1358. struct cvmx_pci_msi_rcv_s cn58xx;
  1359. struct cvmx_pci_msi_rcv_s cn58xxp1;
  1360. };
  1361. union cvmx_pci_pkt_creditsx {
  1362. uint32_t u32;
  1363. struct cvmx_pci_pkt_creditsx_s {
  1364. uint32_t pkt_cnt:16;
  1365. uint32_t ptr_cnt:16;
  1366. } s;
  1367. struct cvmx_pci_pkt_creditsx_s cn30xx;
  1368. struct cvmx_pci_pkt_creditsx_s cn31xx;
  1369. struct cvmx_pci_pkt_creditsx_s cn38xx;
  1370. struct cvmx_pci_pkt_creditsx_s cn38xxp2;
  1371. struct cvmx_pci_pkt_creditsx_s cn50xx;
  1372. struct cvmx_pci_pkt_creditsx_s cn58xx;
  1373. struct cvmx_pci_pkt_creditsx_s cn58xxp1;
  1374. };
  1375. union cvmx_pci_pkts_sentx {
  1376. uint32_t u32;
  1377. struct cvmx_pci_pkts_sentx_s {
  1378. uint32_t pkt_cnt:32;
  1379. } s;
  1380. struct cvmx_pci_pkts_sentx_s cn30xx;
  1381. struct cvmx_pci_pkts_sentx_s cn31xx;
  1382. struct cvmx_pci_pkts_sentx_s cn38xx;
  1383. struct cvmx_pci_pkts_sentx_s cn38xxp2;
  1384. struct cvmx_pci_pkts_sentx_s cn50xx;
  1385. struct cvmx_pci_pkts_sentx_s cn58xx;
  1386. struct cvmx_pci_pkts_sentx_s cn58xxp1;
  1387. };
  1388. union cvmx_pci_pkts_sent_int_levx {
  1389. uint32_t u32;
  1390. struct cvmx_pci_pkts_sent_int_levx_s {
  1391. uint32_t pkt_cnt:32;
  1392. } s;
  1393. struct cvmx_pci_pkts_sent_int_levx_s cn30xx;
  1394. struct cvmx_pci_pkts_sent_int_levx_s cn31xx;
  1395. struct cvmx_pci_pkts_sent_int_levx_s cn38xx;
  1396. struct cvmx_pci_pkts_sent_int_levx_s cn38xxp2;
  1397. struct cvmx_pci_pkts_sent_int_levx_s cn50xx;
  1398. struct cvmx_pci_pkts_sent_int_levx_s cn58xx;
  1399. struct cvmx_pci_pkts_sent_int_levx_s cn58xxp1;
  1400. };
  1401. union cvmx_pci_pkts_sent_timex {
  1402. uint32_t u32;
  1403. struct cvmx_pci_pkts_sent_timex_s {
  1404. uint32_t pkt_time:32;
  1405. } s;
  1406. struct cvmx_pci_pkts_sent_timex_s cn30xx;
  1407. struct cvmx_pci_pkts_sent_timex_s cn31xx;
  1408. struct cvmx_pci_pkts_sent_timex_s cn38xx;
  1409. struct cvmx_pci_pkts_sent_timex_s cn38xxp2;
  1410. struct cvmx_pci_pkts_sent_timex_s cn50xx;
  1411. struct cvmx_pci_pkts_sent_timex_s cn58xx;
  1412. struct cvmx_pci_pkts_sent_timex_s cn58xxp1;
  1413. };
  1414. union cvmx_pci_read_cmd_6 {
  1415. uint32_t u32;
  1416. struct cvmx_pci_read_cmd_6_s {
  1417. uint32_t reserved_9_31:23;
  1418. uint32_t min_data:6;
  1419. uint32_t prefetch:3;
  1420. } s;
  1421. struct cvmx_pci_read_cmd_6_s cn30xx;
  1422. struct cvmx_pci_read_cmd_6_s cn31xx;
  1423. struct cvmx_pci_read_cmd_6_s cn38xx;
  1424. struct cvmx_pci_read_cmd_6_s cn38xxp2;
  1425. struct cvmx_pci_read_cmd_6_s cn50xx;
  1426. struct cvmx_pci_read_cmd_6_s cn58xx;
  1427. struct cvmx_pci_read_cmd_6_s cn58xxp1;
  1428. };
  1429. union cvmx_pci_read_cmd_c {
  1430. uint32_t u32;
  1431. struct cvmx_pci_read_cmd_c_s {
  1432. uint32_t reserved_9_31:23;
  1433. uint32_t min_data:6;
  1434. uint32_t prefetch:3;
  1435. } s;
  1436. struct cvmx_pci_read_cmd_c_s cn30xx;
  1437. struct cvmx_pci_read_cmd_c_s cn31xx;
  1438. struct cvmx_pci_read_cmd_c_s cn38xx;
  1439. struct cvmx_pci_read_cmd_c_s cn38xxp2;
  1440. struct cvmx_pci_read_cmd_c_s cn50xx;
  1441. struct cvmx_pci_read_cmd_c_s cn58xx;
  1442. struct cvmx_pci_read_cmd_c_s cn58xxp1;
  1443. };
  1444. union cvmx_pci_read_cmd_e {
  1445. uint32_t u32;
  1446. struct cvmx_pci_read_cmd_e_s {
  1447. uint32_t reserved_9_31:23;
  1448. uint32_t min_data:6;
  1449. uint32_t prefetch:3;
  1450. } s;
  1451. struct cvmx_pci_read_cmd_e_s cn30xx;
  1452. struct cvmx_pci_read_cmd_e_s cn31xx;
  1453. struct cvmx_pci_read_cmd_e_s cn38xx;
  1454. struct cvmx_pci_read_cmd_e_s cn38xxp2;
  1455. struct cvmx_pci_read_cmd_e_s cn50xx;
  1456. struct cvmx_pci_read_cmd_e_s cn58xx;
  1457. struct cvmx_pci_read_cmd_e_s cn58xxp1;
  1458. };
  1459. union cvmx_pci_read_timeout {
  1460. uint64_t u64;
  1461. struct cvmx_pci_read_timeout_s {
  1462. uint64_t reserved_32_63:32;
  1463. uint64_t enb:1;
  1464. uint64_t cnt:31;
  1465. } s;
  1466. struct cvmx_pci_read_timeout_s cn30xx;
  1467. struct cvmx_pci_read_timeout_s cn31xx;
  1468. struct cvmx_pci_read_timeout_s cn38xx;
  1469. struct cvmx_pci_read_timeout_s cn38xxp2;
  1470. struct cvmx_pci_read_timeout_s cn50xx;
  1471. struct cvmx_pci_read_timeout_s cn58xx;
  1472. struct cvmx_pci_read_timeout_s cn58xxp1;
  1473. };
  1474. union cvmx_pci_scm_reg {
  1475. uint64_t u64;
  1476. struct cvmx_pci_scm_reg_s {
  1477. uint64_t reserved_32_63:32;
  1478. uint64_t scm:32;
  1479. } s;
  1480. struct cvmx_pci_scm_reg_s cn30xx;
  1481. struct cvmx_pci_scm_reg_s cn31xx;
  1482. struct cvmx_pci_scm_reg_s cn38xx;
  1483. struct cvmx_pci_scm_reg_s cn38xxp2;
  1484. struct cvmx_pci_scm_reg_s cn50xx;
  1485. struct cvmx_pci_scm_reg_s cn58xx;
  1486. struct cvmx_pci_scm_reg_s cn58xxp1;
  1487. };
  1488. union cvmx_pci_tsr_reg {
  1489. uint64_t u64;
  1490. struct cvmx_pci_tsr_reg_s {
  1491. uint64_t reserved_36_63:28;
  1492. uint64_t tsr:36;
  1493. } s;
  1494. struct cvmx_pci_tsr_reg_s cn30xx;
  1495. struct cvmx_pci_tsr_reg_s cn31xx;
  1496. struct cvmx_pci_tsr_reg_s cn38xx;
  1497. struct cvmx_pci_tsr_reg_s cn38xxp2;
  1498. struct cvmx_pci_tsr_reg_s cn50xx;
  1499. struct cvmx_pci_tsr_reg_s cn58xx;
  1500. struct cvmx_pci_tsr_reg_s cn58xxp1;
  1501. };
  1502. union cvmx_pci_win_rd_addr {
  1503. uint64_t u64;
  1504. struct cvmx_pci_win_rd_addr_s {
  1505. uint64_t reserved_49_63:15;
  1506. uint64_t iobit:1;
  1507. uint64_t reserved_0_47:48;
  1508. } s;
  1509. struct cvmx_pci_win_rd_addr_cn30xx {
  1510. uint64_t reserved_49_63:15;
  1511. uint64_t iobit:1;
  1512. uint64_t rd_addr:46;
  1513. uint64_t reserved_0_1:2;
  1514. } cn30xx;
  1515. struct cvmx_pci_win_rd_addr_cn30xx cn31xx;
  1516. struct cvmx_pci_win_rd_addr_cn38xx {
  1517. uint64_t reserved_49_63:15;
  1518. uint64_t iobit:1;
  1519. uint64_t rd_addr:45;
  1520. uint64_t reserved_0_2:3;
  1521. } cn38xx;
  1522. struct cvmx_pci_win_rd_addr_cn38xx cn38xxp2;
  1523. struct cvmx_pci_win_rd_addr_cn30xx cn50xx;
  1524. struct cvmx_pci_win_rd_addr_cn38xx cn58xx;
  1525. struct cvmx_pci_win_rd_addr_cn38xx cn58xxp1;
  1526. };
  1527. union cvmx_pci_win_rd_data {
  1528. uint64_t u64;
  1529. struct cvmx_pci_win_rd_data_s {
  1530. uint64_t rd_data:64;
  1531. } s;
  1532. struct cvmx_pci_win_rd_data_s cn30xx;
  1533. struct cvmx_pci_win_rd_data_s cn31xx;
  1534. struct cvmx_pci_win_rd_data_s cn38xx;
  1535. struct cvmx_pci_win_rd_data_s cn38xxp2;
  1536. struct cvmx_pci_win_rd_data_s cn50xx;
  1537. struct cvmx_pci_win_rd_data_s cn58xx;
  1538. struct cvmx_pci_win_rd_data_s cn58xxp1;
  1539. };
  1540. union cvmx_pci_win_wr_addr {
  1541. uint64_t u64;
  1542. struct cvmx_pci_win_wr_addr_s {
  1543. uint64_t reserved_49_63:15;
  1544. uint64_t iobit:1;
  1545. uint64_t wr_addr:45;
  1546. uint64_t reserved_0_2:3;
  1547. } s;
  1548. struct cvmx_pci_win_wr_addr_s cn30xx;
  1549. struct cvmx_pci_win_wr_addr_s cn31xx;
  1550. struct cvmx_pci_win_wr_addr_s cn38xx;
  1551. struct cvmx_pci_win_wr_addr_s cn38xxp2;
  1552. struct cvmx_pci_win_wr_addr_s cn50xx;
  1553. struct cvmx_pci_win_wr_addr_s cn58xx;
  1554. struct cvmx_pci_win_wr_addr_s cn58xxp1;
  1555. };
  1556. union cvmx_pci_win_wr_data {
  1557. uint64_t u64;
  1558. struct cvmx_pci_win_wr_data_s {
  1559. uint64_t wr_data:64;
  1560. } s;
  1561. struct cvmx_pci_win_wr_data_s cn30xx;
  1562. struct cvmx_pci_win_wr_data_s cn31xx;
  1563. struct cvmx_pci_win_wr_data_s cn38xx;
  1564. struct cvmx_pci_win_wr_data_s cn38xxp2;
  1565. struct cvmx_pci_win_wr_data_s cn50xx;
  1566. struct cvmx_pci_win_wr_data_s cn58xx;
  1567. struct cvmx_pci_win_wr_data_s cn58xxp1;
  1568. };
  1569. union cvmx_pci_win_wr_mask {
  1570. uint64_t u64;
  1571. struct cvmx_pci_win_wr_mask_s {
  1572. uint64_t reserved_8_63:56;
  1573. uint64_t wr_mask:8;
  1574. } s;
  1575. struct cvmx_pci_win_wr_mask_s cn30xx;
  1576. struct cvmx_pci_win_wr_mask_s cn31xx;
  1577. struct cvmx_pci_win_wr_mask_s cn38xx;
  1578. struct cvmx_pci_win_wr_mask_s cn38xxp2;
  1579. struct cvmx_pci_win_wr_mask_s cn50xx;
  1580. struct cvmx_pci_win_wr_mask_s cn58xx;
  1581. struct cvmx_pci_win_wr_mask_s cn58xxp1;
  1582. };
  1583. #endif