cvmx-ciu-defs.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2008 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_CIU_DEFS_H__
  28. #define __CVMX_CIU_DEFS_H__
  29. #define CVMX_CIU_BIST \
  30. CVMX_ADD_IO_SEG(0x0001070000000730ull)
  31. #define CVMX_CIU_DINT \
  32. CVMX_ADD_IO_SEG(0x0001070000000720ull)
  33. #define CVMX_CIU_FUSE \
  34. CVMX_ADD_IO_SEG(0x0001070000000728ull)
  35. #define CVMX_CIU_GSTOP \
  36. CVMX_ADD_IO_SEG(0x0001070000000710ull)
  37. #define CVMX_CIU_INTX_EN0(offset) \
  38. CVMX_ADD_IO_SEG(0x0001070000000200ull + (((offset) & 63) * 16))
  39. #define CVMX_CIU_INTX_EN0_W1C(offset) \
  40. CVMX_ADD_IO_SEG(0x0001070000002200ull + (((offset) & 63) * 16))
  41. #define CVMX_CIU_INTX_EN0_W1S(offset) \
  42. CVMX_ADD_IO_SEG(0x0001070000006200ull + (((offset) & 63) * 16))
  43. #define CVMX_CIU_INTX_EN1(offset) \
  44. CVMX_ADD_IO_SEG(0x0001070000000208ull + (((offset) & 63) * 16))
  45. #define CVMX_CIU_INTX_EN1_W1C(offset) \
  46. CVMX_ADD_IO_SEG(0x0001070000002208ull + (((offset) & 63) * 16))
  47. #define CVMX_CIU_INTX_EN1_W1S(offset) \
  48. CVMX_ADD_IO_SEG(0x0001070000006208ull + (((offset) & 63) * 16))
  49. #define CVMX_CIU_INTX_EN4_0(offset) \
  50. CVMX_ADD_IO_SEG(0x0001070000000C80ull + (((offset) & 15) * 16))
  51. #define CVMX_CIU_INTX_EN4_0_W1C(offset) \
  52. CVMX_ADD_IO_SEG(0x0001070000002C80ull + (((offset) & 15) * 16))
  53. #define CVMX_CIU_INTX_EN4_0_W1S(offset) \
  54. CVMX_ADD_IO_SEG(0x0001070000006C80ull + (((offset) & 15) * 16))
  55. #define CVMX_CIU_INTX_EN4_1(offset) \
  56. CVMX_ADD_IO_SEG(0x0001070000000C88ull + (((offset) & 15) * 16))
  57. #define CVMX_CIU_INTX_EN4_1_W1C(offset) \
  58. CVMX_ADD_IO_SEG(0x0001070000002C88ull + (((offset) & 15) * 16))
  59. #define CVMX_CIU_INTX_EN4_1_W1S(offset) \
  60. CVMX_ADD_IO_SEG(0x0001070000006C88ull + (((offset) & 15) * 16))
  61. #define CVMX_CIU_INTX_SUM0(offset) \
  62. CVMX_ADD_IO_SEG(0x0001070000000000ull + (((offset) & 63) * 8))
  63. #define CVMX_CIU_INTX_SUM4(offset) \
  64. CVMX_ADD_IO_SEG(0x0001070000000C00ull + (((offset) & 15) * 8))
  65. #define CVMX_CIU_INT_SUM1 \
  66. CVMX_ADD_IO_SEG(0x0001070000000108ull)
  67. #define CVMX_CIU_MBOX_CLRX(offset) \
  68. CVMX_ADD_IO_SEG(0x0001070000000680ull + (((offset) & 15) * 8))
  69. #define CVMX_CIU_MBOX_SETX(offset) \
  70. CVMX_ADD_IO_SEG(0x0001070000000600ull + (((offset) & 15) * 8))
  71. #define CVMX_CIU_NMI \
  72. CVMX_ADD_IO_SEG(0x0001070000000718ull)
  73. #define CVMX_CIU_PCI_INTA \
  74. CVMX_ADD_IO_SEG(0x0001070000000750ull)
  75. #define CVMX_CIU_PP_DBG \
  76. CVMX_ADD_IO_SEG(0x0001070000000708ull)
  77. #define CVMX_CIU_PP_POKEX(offset) \
  78. CVMX_ADD_IO_SEG(0x0001070000000580ull + (((offset) & 15) * 8))
  79. #define CVMX_CIU_PP_RST \
  80. CVMX_ADD_IO_SEG(0x0001070000000700ull)
  81. #define CVMX_CIU_QLM_DCOK \
  82. CVMX_ADD_IO_SEG(0x0001070000000760ull)
  83. #define CVMX_CIU_QLM_JTGC \
  84. CVMX_ADD_IO_SEG(0x0001070000000768ull)
  85. #define CVMX_CIU_QLM_JTGD \
  86. CVMX_ADD_IO_SEG(0x0001070000000770ull)
  87. #define CVMX_CIU_SOFT_BIST \
  88. CVMX_ADD_IO_SEG(0x0001070000000738ull)
  89. #define CVMX_CIU_SOFT_PRST \
  90. CVMX_ADD_IO_SEG(0x0001070000000748ull)
  91. #define CVMX_CIU_SOFT_PRST1 \
  92. CVMX_ADD_IO_SEG(0x0001070000000758ull)
  93. #define CVMX_CIU_SOFT_RST \
  94. CVMX_ADD_IO_SEG(0x0001070000000740ull)
  95. #define CVMX_CIU_TIMX(offset) \
  96. CVMX_ADD_IO_SEG(0x0001070000000480ull + (((offset) & 3) * 8))
  97. #define CVMX_CIU_WDOGX(offset) \
  98. CVMX_ADD_IO_SEG(0x0001070000000500ull + (((offset) & 15) * 8))
  99. union cvmx_ciu_bist {
  100. uint64_t u64;
  101. struct cvmx_ciu_bist_s {
  102. uint64_t reserved_4_63:60;
  103. uint64_t bist:4;
  104. } s;
  105. struct cvmx_ciu_bist_s cn30xx;
  106. struct cvmx_ciu_bist_s cn31xx;
  107. struct cvmx_ciu_bist_s cn38xx;
  108. struct cvmx_ciu_bist_s cn38xxp2;
  109. struct cvmx_ciu_bist_cn50xx {
  110. uint64_t reserved_2_63:62;
  111. uint64_t bist:2;
  112. } cn50xx;
  113. struct cvmx_ciu_bist_cn52xx {
  114. uint64_t reserved_3_63:61;
  115. uint64_t bist:3;
  116. } cn52xx;
  117. struct cvmx_ciu_bist_cn52xx cn52xxp1;
  118. struct cvmx_ciu_bist_s cn56xx;
  119. struct cvmx_ciu_bist_s cn56xxp1;
  120. struct cvmx_ciu_bist_s cn58xx;
  121. struct cvmx_ciu_bist_s cn58xxp1;
  122. };
  123. union cvmx_ciu_dint {
  124. uint64_t u64;
  125. struct cvmx_ciu_dint_s {
  126. uint64_t reserved_16_63:48;
  127. uint64_t dint:16;
  128. } s;
  129. struct cvmx_ciu_dint_cn30xx {
  130. uint64_t reserved_1_63:63;
  131. uint64_t dint:1;
  132. } cn30xx;
  133. struct cvmx_ciu_dint_cn31xx {
  134. uint64_t reserved_2_63:62;
  135. uint64_t dint:2;
  136. } cn31xx;
  137. struct cvmx_ciu_dint_s cn38xx;
  138. struct cvmx_ciu_dint_s cn38xxp2;
  139. struct cvmx_ciu_dint_cn31xx cn50xx;
  140. struct cvmx_ciu_dint_cn52xx {
  141. uint64_t reserved_4_63:60;
  142. uint64_t dint:4;
  143. } cn52xx;
  144. struct cvmx_ciu_dint_cn52xx cn52xxp1;
  145. struct cvmx_ciu_dint_cn56xx {
  146. uint64_t reserved_12_63:52;
  147. uint64_t dint:12;
  148. } cn56xx;
  149. struct cvmx_ciu_dint_cn56xx cn56xxp1;
  150. struct cvmx_ciu_dint_s cn58xx;
  151. struct cvmx_ciu_dint_s cn58xxp1;
  152. };
  153. union cvmx_ciu_fuse {
  154. uint64_t u64;
  155. struct cvmx_ciu_fuse_s {
  156. uint64_t reserved_16_63:48;
  157. uint64_t fuse:16;
  158. } s;
  159. struct cvmx_ciu_fuse_cn30xx {
  160. uint64_t reserved_1_63:63;
  161. uint64_t fuse:1;
  162. } cn30xx;
  163. struct cvmx_ciu_fuse_cn31xx {
  164. uint64_t reserved_2_63:62;
  165. uint64_t fuse:2;
  166. } cn31xx;
  167. struct cvmx_ciu_fuse_s cn38xx;
  168. struct cvmx_ciu_fuse_s cn38xxp2;
  169. struct cvmx_ciu_fuse_cn31xx cn50xx;
  170. struct cvmx_ciu_fuse_cn52xx {
  171. uint64_t reserved_4_63:60;
  172. uint64_t fuse:4;
  173. } cn52xx;
  174. struct cvmx_ciu_fuse_cn52xx cn52xxp1;
  175. struct cvmx_ciu_fuse_cn56xx {
  176. uint64_t reserved_12_63:52;
  177. uint64_t fuse:12;
  178. } cn56xx;
  179. struct cvmx_ciu_fuse_cn56xx cn56xxp1;
  180. struct cvmx_ciu_fuse_s cn58xx;
  181. struct cvmx_ciu_fuse_s cn58xxp1;
  182. };
  183. union cvmx_ciu_gstop {
  184. uint64_t u64;
  185. struct cvmx_ciu_gstop_s {
  186. uint64_t reserved_1_63:63;
  187. uint64_t gstop:1;
  188. } s;
  189. struct cvmx_ciu_gstop_s cn30xx;
  190. struct cvmx_ciu_gstop_s cn31xx;
  191. struct cvmx_ciu_gstop_s cn38xx;
  192. struct cvmx_ciu_gstop_s cn38xxp2;
  193. struct cvmx_ciu_gstop_s cn50xx;
  194. struct cvmx_ciu_gstop_s cn52xx;
  195. struct cvmx_ciu_gstop_s cn52xxp1;
  196. struct cvmx_ciu_gstop_s cn56xx;
  197. struct cvmx_ciu_gstop_s cn56xxp1;
  198. struct cvmx_ciu_gstop_s cn58xx;
  199. struct cvmx_ciu_gstop_s cn58xxp1;
  200. };
  201. union cvmx_ciu_intx_en0 {
  202. uint64_t u64;
  203. struct cvmx_ciu_intx_en0_s {
  204. uint64_t bootdma:1;
  205. uint64_t mii:1;
  206. uint64_t ipdppthr:1;
  207. uint64_t powiq:1;
  208. uint64_t twsi2:1;
  209. uint64_t mpi:1;
  210. uint64_t pcm:1;
  211. uint64_t usb:1;
  212. uint64_t timer:4;
  213. uint64_t key_zero:1;
  214. uint64_t ipd_drp:1;
  215. uint64_t gmx_drp:2;
  216. uint64_t trace:1;
  217. uint64_t rml:1;
  218. uint64_t twsi:1;
  219. uint64_t reserved_44_44:1;
  220. uint64_t pci_msi:4;
  221. uint64_t pci_int:4;
  222. uint64_t uart:2;
  223. uint64_t mbox:2;
  224. uint64_t gpio:16;
  225. uint64_t workq:16;
  226. } s;
  227. struct cvmx_ciu_intx_en0_cn30xx {
  228. uint64_t reserved_59_63:5;
  229. uint64_t mpi:1;
  230. uint64_t pcm:1;
  231. uint64_t usb:1;
  232. uint64_t timer:4;
  233. uint64_t reserved_51_51:1;
  234. uint64_t ipd_drp:1;
  235. uint64_t reserved_49_49:1;
  236. uint64_t gmx_drp:1;
  237. uint64_t reserved_47_47:1;
  238. uint64_t rml:1;
  239. uint64_t twsi:1;
  240. uint64_t reserved_44_44:1;
  241. uint64_t pci_msi:4;
  242. uint64_t pci_int:4;
  243. uint64_t uart:2;
  244. uint64_t mbox:2;
  245. uint64_t gpio:16;
  246. uint64_t workq:16;
  247. } cn30xx;
  248. struct cvmx_ciu_intx_en0_cn31xx {
  249. uint64_t reserved_59_63:5;
  250. uint64_t mpi:1;
  251. uint64_t pcm:1;
  252. uint64_t usb:1;
  253. uint64_t timer:4;
  254. uint64_t reserved_51_51:1;
  255. uint64_t ipd_drp:1;
  256. uint64_t reserved_49_49:1;
  257. uint64_t gmx_drp:1;
  258. uint64_t trace:1;
  259. uint64_t rml:1;
  260. uint64_t twsi:1;
  261. uint64_t reserved_44_44:1;
  262. uint64_t pci_msi:4;
  263. uint64_t pci_int:4;
  264. uint64_t uart:2;
  265. uint64_t mbox:2;
  266. uint64_t gpio:16;
  267. uint64_t workq:16;
  268. } cn31xx;
  269. struct cvmx_ciu_intx_en0_cn38xx {
  270. uint64_t reserved_56_63:8;
  271. uint64_t timer:4;
  272. uint64_t key_zero:1;
  273. uint64_t ipd_drp:1;
  274. uint64_t gmx_drp:2;
  275. uint64_t trace:1;
  276. uint64_t rml:1;
  277. uint64_t twsi:1;
  278. uint64_t reserved_44_44:1;
  279. uint64_t pci_msi:4;
  280. uint64_t pci_int:4;
  281. uint64_t uart:2;
  282. uint64_t mbox:2;
  283. uint64_t gpio:16;
  284. uint64_t workq:16;
  285. } cn38xx;
  286. struct cvmx_ciu_intx_en0_cn38xx cn38xxp2;
  287. struct cvmx_ciu_intx_en0_cn30xx cn50xx;
  288. struct cvmx_ciu_intx_en0_cn52xx {
  289. uint64_t bootdma:1;
  290. uint64_t mii:1;
  291. uint64_t ipdppthr:1;
  292. uint64_t powiq:1;
  293. uint64_t twsi2:1;
  294. uint64_t reserved_57_58:2;
  295. uint64_t usb:1;
  296. uint64_t timer:4;
  297. uint64_t reserved_51_51:1;
  298. uint64_t ipd_drp:1;
  299. uint64_t reserved_49_49:1;
  300. uint64_t gmx_drp:1;
  301. uint64_t trace:1;
  302. uint64_t rml:1;
  303. uint64_t twsi:1;
  304. uint64_t reserved_44_44:1;
  305. uint64_t pci_msi:4;
  306. uint64_t pci_int:4;
  307. uint64_t uart:2;
  308. uint64_t mbox:2;
  309. uint64_t gpio:16;
  310. uint64_t workq:16;
  311. } cn52xx;
  312. struct cvmx_ciu_intx_en0_cn52xx cn52xxp1;
  313. struct cvmx_ciu_intx_en0_cn56xx {
  314. uint64_t bootdma:1;
  315. uint64_t mii:1;
  316. uint64_t ipdppthr:1;
  317. uint64_t powiq:1;
  318. uint64_t twsi2:1;
  319. uint64_t reserved_57_58:2;
  320. uint64_t usb:1;
  321. uint64_t timer:4;
  322. uint64_t key_zero:1;
  323. uint64_t ipd_drp:1;
  324. uint64_t gmx_drp:2;
  325. uint64_t trace:1;
  326. uint64_t rml:1;
  327. uint64_t twsi:1;
  328. uint64_t reserved_44_44:1;
  329. uint64_t pci_msi:4;
  330. uint64_t pci_int:4;
  331. uint64_t uart:2;
  332. uint64_t mbox:2;
  333. uint64_t gpio:16;
  334. uint64_t workq:16;
  335. } cn56xx;
  336. struct cvmx_ciu_intx_en0_cn56xx cn56xxp1;
  337. struct cvmx_ciu_intx_en0_cn38xx cn58xx;
  338. struct cvmx_ciu_intx_en0_cn38xx cn58xxp1;
  339. };
  340. union cvmx_ciu_intx_en0_w1c {
  341. uint64_t u64;
  342. struct cvmx_ciu_intx_en0_w1c_s {
  343. uint64_t bootdma:1;
  344. uint64_t mii:1;
  345. uint64_t ipdppthr:1;
  346. uint64_t powiq:1;
  347. uint64_t twsi2:1;
  348. uint64_t reserved_57_58:2;
  349. uint64_t usb:1;
  350. uint64_t timer:4;
  351. uint64_t key_zero:1;
  352. uint64_t ipd_drp:1;
  353. uint64_t gmx_drp:2;
  354. uint64_t trace:1;
  355. uint64_t rml:1;
  356. uint64_t twsi:1;
  357. uint64_t reserved_44_44:1;
  358. uint64_t pci_msi:4;
  359. uint64_t pci_int:4;
  360. uint64_t uart:2;
  361. uint64_t mbox:2;
  362. uint64_t gpio:16;
  363. uint64_t workq:16;
  364. } s;
  365. struct cvmx_ciu_intx_en0_w1c_cn52xx {
  366. uint64_t bootdma:1;
  367. uint64_t mii:1;
  368. uint64_t ipdppthr:1;
  369. uint64_t powiq:1;
  370. uint64_t twsi2:1;
  371. uint64_t reserved_57_58:2;
  372. uint64_t usb:1;
  373. uint64_t timer:4;
  374. uint64_t reserved_51_51:1;
  375. uint64_t ipd_drp:1;
  376. uint64_t reserved_49_49:1;
  377. uint64_t gmx_drp:1;
  378. uint64_t trace:1;
  379. uint64_t rml:1;
  380. uint64_t twsi:1;
  381. uint64_t reserved_44_44:1;
  382. uint64_t pci_msi:4;
  383. uint64_t pci_int:4;
  384. uint64_t uart:2;
  385. uint64_t mbox:2;
  386. uint64_t gpio:16;
  387. uint64_t workq:16;
  388. } cn52xx;
  389. struct cvmx_ciu_intx_en0_w1c_s cn56xx;
  390. struct cvmx_ciu_intx_en0_w1c_cn58xx {
  391. uint64_t reserved_56_63:8;
  392. uint64_t timer:4;
  393. uint64_t key_zero:1;
  394. uint64_t ipd_drp:1;
  395. uint64_t gmx_drp:2;
  396. uint64_t trace:1;
  397. uint64_t rml:1;
  398. uint64_t twsi:1;
  399. uint64_t reserved_44_44:1;
  400. uint64_t pci_msi:4;
  401. uint64_t pci_int:4;
  402. uint64_t uart:2;
  403. uint64_t mbox:2;
  404. uint64_t gpio:16;
  405. uint64_t workq:16;
  406. } cn58xx;
  407. };
  408. union cvmx_ciu_intx_en0_w1s {
  409. uint64_t u64;
  410. struct cvmx_ciu_intx_en0_w1s_s {
  411. uint64_t bootdma:1;
  412. uint64_t mii:1;
  413. uint64_t ipdppthr:1;
  414. uint64_t powiq:1;
  415. uint64_t twsi2:1;
  416. uint64_t reserved_57_58:2;
  417. uint64_t usb:1;
  418. uint64_t timer:4;
  419. uint64_t key_zero:1;
  420. uint64_t ipd_drp:1;
  421. uint64_t gmx_drp:2;
  422. uint64_t trace:1;
  423. uint64_t rml:1;
  424. uint64_t twsi:1;
  425. uint64_t reserved_44_44:1;
  426. uint64_t pci_msi:4;
  427. uint64_t pci_int:4;
  428. uint64_t uart:2;
  429. uint64_t mbox:2;
  430. uint64_t gpio:16;
  431. uint64_t workq:16;
  432. } s;
  433. struct cvmx_ciu_intx_en0_w1s_cn52xx {
  434. uint64_t bootdma:1;
  435. uint64_t mii:1;
  436. uint64_t ipdppthr:1;
  437. uint64_t powiq:1;
  438. uint64_t twsi2:1;
  439. uint64_t reserved_57_58:2;
  440. uint64_t usb:1;
  441. uint64_t timer:4;
  442. uint64_t reserved_51_51:1;
  443. uint64_t ipd_drp:1;
  444. uint64_t reserved_49_49:1;
  445. uint64_t gmx_drp:1;
  446. uint64_t trace:1;
  447. uint64_t rml:1;
  448. uint64_t twsi:1;
  449. uint64_t reserved_44_44:1;
  450. uint64_t pci_msi:4;
  451. uint64_t pci_int:4;
  452. uint64_t uart:2;
  453. uint64_t mbox:2;
  454. uint64_t gpio:16;
  455. uint64_t workq:16;
  456. } cn52xx;
  457. struct cvmx_ciu_intx_en0_w1s_s cn56xx;
  458. struct cvmx_ciu_intx_en0_w1s_cn58xx {
  459. uint64_t reserved_56_63:8;
  460. uint64_t timer:4;
  461. uint64_t key_zero:1;
  462. uint64_t ipd_drp:1;
  463. uint64_t gmx_drp:2;
  464. uint64_t trace:1;
  465. uint64_t rml:1;
  466. uint64_t twsi:1;
  467. uint64_t reserved_44_44:1;
  468. uint64_t pci_msi:4;
  469. uint64_t pci_int:4;
  470. uint64_t uart:2;
  471. uint64_t mbox:2;
  472. uint64_t gpio:16;
  473. uint64_t workq:16;
  474. } cn58xx;
  475. };
  476. union cvmx_ciu_intx_en1 {
  477. uint64_t u64;
  478. struct cvmx_ciu_intx_en1_s {
  479. uint64_t reserved_20_63:44;
  480. uint64_t nand:1;
  481. uint64_t mii1:1;
  482. uint64_t usb1:1;
  483. uint64_t uart2:1;
  484. uint64_t wdog:16;
  485. } s;
  486. struct cvmx_ciu_intx_en1_cn30xx {
  487. uint64_t reserved_1_63:63;
  488. uint64_t wdog:1;
  489. } cn30xx;
  490. struct cvmx_ciu_intx_en1_cn31xx {
  491. uint64_t reserved_2_63:62;
  492. uint64_t wdog:2;
  493. } cn31xx;
  494. struct cvmx_ciu_intx_en1_cn38xx {
  495. uint64_t reserved_16_63:48;
  496. uint64_t wdog:16;
  497. } cn38xx;
  498. struct cvmx_ciu_intx_en1_cn38xx cn38xxp2;
  499. struct cvmx_ciu_intx_en1_cn31xx cn50xx;
  500. struct cvmx_ciu_intx_en1_cn52xx {
  501. uint64_t reserved_20_63:44;
  502. uint64_t nand:1;
  503. uint64_t mii1:1;
  504. uint64_t usb1:1;
  505. uint64_t uart2:1;
  506. uint64_t reserved_4_15:12;
  507. uint64_t wdog:4;
  508. } cn52xx;
  509. struct cvmx_ciu_intx_en1_cn52xxp1 {
  510. uint64_t reserved_19_63:45;
  511. uint64_t mii1:1;
  512. uint64_t usb1:1;
  513. uint64_t uart2:1;
  514. uint64_t reserved_4_15:12;
  515. uint64_t wdog:4;
  516. } cn52xxp1;
  517. struct cvmx_ciu_intx_en1_cn56xx {
  518. uint64_t reserved_12_63:52;
  519. uint64_t wdog:12;
  520. } cn56xx;
  521. struct cvmx_ciu_intx_en1_cn56xx cn56xxp1;
  522. struct cvmx_ciu_intx_en1_cn38xx cn58xx;
  523. struct cvmx_ciu_intx_en1_cn38xx cn58xxp1;
  524. };
  525. union cvmx_ciu_intx_en1_w1c {
  526. uint64_t u64;
  527. struct cvmx_ciu_intx_en1_w1c_s {
  528. uint64_t reserved_20_63:44;
  529. uint64_t nand:1;
  530. uint64_t mii1:1;
  531. uint64_t usb1:1;
  532. uint64_t uart2:1;
  533. uint64_t wdog:16;
  534. } s;
  535. struct cvmx_ciu_intx_en1_w1c_cn52xx {
  536. uint64_t reserved_20_63:44;
  537. uint64_t nand:1;
  538. uint64_t mii1:1;
  539. uint64_t usb1:1;
  540. uint64_t uart2:1;
  541. uint64_t reserved_4_15:12;
  542. uint64_t wdog:4;
  543. } cn52xx;
  544. struct cvmx_ciu_intx_en1_w1c_cn56xx {
  545. uint64_t reserved_12_63:52;
  546. uint64_t wdog:12;
  547. } cn56xx;
  548. struct cvmx_ciu_intx_en1_w1c_cn58xx {
  549. uint64_t reserved_16_63:48;
  550. uint64_t wdog:16;
  551. } cn58xx;
  552. };
  553. union cvmx_ciu_intx_en1_w1s {
  554. uint64_t u64;
  555. struct cvmx_ciu_intx_en1_w1s_s {
  556. uint64_t reserved_20_63:44;
  557. uint64_t nand:1;
  558. uint64_t mii1:1;
  559. uint64_t usb1:1;
  560. uint64_t uart2:1;
  561. uint64_t wdog:16;
  562. } s;
  563. struct cvmx_ciu_intx_en1_w1s_cn52xx {
  564. uint64_t reserved_20_63:44;
  565. uint64_t nand:1;
  566. uint64_t mii1:1;
  567. uint64_t usb1:1;
  568. uint64_t uart2:1;
  569. uint64_t reserved_4_15:12;
  570. uint64_t wdog:4;
  571. } cn52xx;
  572. struct cvmx_ciu_intx_en1_w1s_cn56xx {
  573. uint64_t reserved_12_63:52;
  574. uint64_t wdog:12;
  575. } cn56xx;
  576. struct cvmx_ciu_intx_en1_w1s_cn58xx {
  577. uint64_t reserved_16_63:48;
  578. uint64_t wdog:16;
  579. } cn58xx;
  580. };
  581. union cvmx_ciu_intx_en4_0 {
  582. uint64_t u64;
  583. struct cvmx_ciu_intx_en4_0_s {
  584. uint64_t bootdma:1;
  585. uint64_t mii:1;
  586. uint64_t ipdppthr:1;
  587. uint64_t powiq:1;
  588. uint64_t twsi2:1;
  589. uint64_t mpi:1;
  590. uint64_t pcm:1;
  591. uint64_t usb:1;
  592. uint64_t timer:4;
  593. uint64_t key_zero:1;
  594. uint64_t ipd_drp:1;
  595. uint64_t gmx_drp:2;
  596. uint64_t trace:1;
  597. uint64_t rml:1;
  598. uint64_t twsi:1;
  599. uint64_t reserved_44_44:1;
  600. uint64_t pci_msi:4;
  601. uint64_t pci_int:4;
  602. uint64_t uart:2;
  603. uint64_t mbox:2;
  604. uint64_t gpio:16;
  605. uint64_t workq:16;
  606. } s;
  607. struct cvmx_ciu_intx_en4_0_cn50xx {
  608. uint64_t reserved_59_63:5;
  609. uint64_t mpi:1;
  610. uint64_t pcm:1;
  611. uint64_t usb:1;
  612. uint64_t timer:4;
  613. uint64_t reserved_51_51:1;
  614. uint64_t ipd_drp:1;
  615. uint64_t reserved_49_49:1;
  616. uint64_t gmx_drp:1;
  617. uint64_t reserved_47_47:1;
  618. uint64_t rml:1;
  619. uint64_t twsi:1;
  620. uint64_t reserved_44_44:1;
  621. uint64_t pci_msi:4;
  622. uint64_t pci_int:4;
  623. uint64_t uart:2;
  624. uint64_t mbox:2;
  625. uint64_t gpio:16;
  626. uint64_t workq:16;
  627. } cn50xx;
  628. struct cvmx_ciu_intx_en4_0_cn52xx {
  629. uint64_t bootdma:1;
  630. uint64_t mii:1;
  631. uint64_t ipdppthr:1;
  632. uint64_t powiq:1;
  633. uint64_t twsi2:1;
  634. uint64_t reserved_57_58:2;
  635. uint64_t usb:1;
  636. uint64_t timer:4;
  637. uint64_t reserved_51_51:1;
  638. uint64_t ipd_drp:1;
  639. uint64_t reserved_49_49:1;
  640. uint64_t gmx_drp:1;
  641. uint64_t trace:1;
  642. uint64_t rml:1;
  643. uint64_t twsi:1;
  644. uint64_t reserved_44_44:1;
  645. uint64_t pci_msi:4;
  646. uint64_t pci_int:4;
  647. uint64_t uart:2;
  648. uint64_t mbox:2;
  649. uint64_t gpio:16;
  650. uint64_t workq:16;
  651. } cn52xx;
  652. struct cvmx_ciu_intx_en4_0_cn52xx cn52xxp1;
  653. struct cvmx_ciu_intx_en4_0_cn56xx {
  654. uint64_t bootdma:1;
  655. uint64_t mii:1;
  656. uint64_t ipdppthr:1;
  657. uint64_t powiq:1;
  658. uint64_t twsi2:1;
  659. uint64_t reserved_57_58:2;
  660. uint64_t usb:1;
  661. uint64_t timer:4;
  662. uint64_t key_zero:1;
  663. uint64_t ipd_drp:1;
  664. uint64_t gmx_drp:2;
  665. uint64_t trace:1;
  666. uint64_t rml:1;
  667. uint64_t twsi:1;
  668. uint64_t reserved_44_44:1;
  669. uint64_t pci_msi:4;
  670. uint64_t pci_int:4;
  671. uint64_t uart:2;
  672. uint64_t mbox:2;
  673. uint64_t gpio:16;
  674. uint64_t workq:16;
  675. } cn56xx;
  676. struct cvmx_ciu_intx_en4_0_cn56xx cn56xxp1;
  677. struct cvmx_ciu_intx_en4_0_cn58xx {
  678. uint64_t reserved_56_63:8;
  679. uint64_t timer:4;
  680. uint64_t key_zero:1;
  681. uint64_t ipd_drp:1;
  682. uint64_t gmx_drp:2;
  683. uint64_t trace:1;
  684. uint64_t rml:1;
  685. uint64_t twsi:1;
  686. uint64_t reserved_44_44:1;
  687. uint64_t pci_msi:4;
  688. uint64_t pci_int:4;
  689. uint64_t uart:2;
  690. uint64_t mbox:2;
  691. uint64_t gpio:16;
  692. uint64_t workq:16;
  693. } cn58xx;
  694. struct cvmx_ciu_intx_en4_0_cn58xx cn58xxp1;
  695. };
  696. union cvmx_ciu_intx_en4_0_w1c {
  697. uint64_t u64;
  698. struct cvmx_ciu_intx_en4_0_w1c_s {
  699. uint64_t bootdma:1;
  700. uint64_t mii:1;
  701. uint64_t ipdppthr:1;
  702. uint64_t powiq:1;
  703. uint64_t twsi2:1;
  704. uint64_t reserved_57_58:2;
  705. uint64_t usb:1;
  706. uint64_t timer:4;
  707. uint64_t key_zero:1;
  708. uint64_t ipd_drp:1;
  709. uint64_t gmx_drp:2;
  710. uint64_t trace:1;
  711. uint64_t rml:1;
  712. uint64_t twsi:1;
  713. uint64_t reserved_44_44:1;
  714. uint64_t pci_msi:4;
  715. uint64_t pci_int:4;
  716. uint64_t uart:2;
  717. uint64_t mbox:2;
  718. uint64_t gpio:16;
  719. uint64_t workq:16;
  720. } s;
  721. struct cvmx_ciu_intx_en4_0_w1c_cn52xx {
  722. uint64_t bootdma:1;
  723. uint64_t mii:1;
  724. uint64_t ipdppthr:1;
  725. uint64_t powiq:1;
  726. uint64_t twsi2:1;
  727. uint64_t reserved_57_58:2;
  728. uint64_t usb:1;
  729. uint64_t timer:4;
  730. uint64_t reserved_51_51:1;
  731. uint64_t ipd_drp:1;
  732. uint64_t reserved_49_49:1;
  733. uint64_t gmx_drp:1;
  734. uint64_t trace:1;
  735. uint64_t rml:1;
  736. uint64_t twsi:1;
  737. uint64_t reserved_44_44:1;
  738. uint64_t pci_msi:4;
  739. uint64_t pci_int:4;
  740. uint64_t uart:2;
  741. uint64_t mbox:2;
  742. uint64_t gpio:16;
  743. uint64_t workq:16;
  744. } cn52xx;
  745. struct cvmx_ciu_intx_en4_0_w1c_s cn56xx;
  746. struct cvmx_ciu_intx_en4_0_w1c_cn58xx {
  747. uint64_t reserved_56_63:8;
  748. uint64_t timer:4;
  749. uint64_t key_zero:1;
  750. uint64_t ipd_drp:1;
  751. uint64_t gmx_drp:2;
  752. uint64_t trace:1;
  753. uint64_t rml:1;
  754. uint64_t twsi:1;
  755. uint64_t reserved_44_44:1;
  756. uint64_t pci_msi:4;
  757. uint64_t pci_int:4;
  758. uint64_t uart:2;
  759. uint64_t mbox:2;
  760. uint64_t gpio:16;
  761. uint64_t workq:16;
  762. } cn58xx;
  763. };
  764. union cvmx_ciu_intx_en4_0_w1s {
  765. uint64_t u64;
  766. struct cvmx_ciu_intx_en4_0_w1s_s {
  767. uint64_t bootdma:1;
  768. uint64_t mii:1;
  769. uint64_t ipdppthr:1;
  770. uint64_t powiq:1;
  771. uint64_t twsi2:1;
  772. uint64_t reserved_57_58:2;
  773. uint64_t usb:1;
  774. uint64_t timer:4;
  775. uint64_t key_zero:1;
  776. uint64_t ipd_drp:1;
  777. uint64_t gmx_drp:2;
  778. uint64_t trace:1;
  779. uint64_t rml:1;
  780. uint64_t twsi:1;
  781. uint64_t reserved_44_44:1;
  782. uint64_t pci_msi:4;
  783. uint64_t pci_int:4;
  784. uint64_t uart:2;
  785. uint64_t mbox:2;
  786. uint64_t gpio:16;
  787. uint64_t workq:16;
  788. } s;
  789. struct cvmx_ciu_intx_en4_0_w1s_cn52xx {
  790. uint64_t bootdma:1;
  791. uint64_t mii:1;
  792. uint64_t ipdppthr:1;
  793. uint64_t powiq:1;
  794. uint64_t twsi2:1;
  795. uint64_t reserved_57_58:2;
  796. uint64_t usb:1;
  797. uint64_t timer:4;
  798. uint64_t reserved_51_51:1;
  799. uint64_t ipd_drp:1;
  800. uint64_t reserved_49_49:1;
  801. uint64_t gmx_drp:1;
  802. uint64_t trace:1;
  803. uint64_t rml:1;
  804. uint64_t twsi:1;
  805. uint64_t reserved_44_44:1;
  806. uint64_t pci_msi:4;
  807. uint64_t pci_int:4;
  808. uint64_t uart:2;
  809. uint64_t mbox:2;
  810. uint64_t gpio:16;
  811. uint64_t workq:16;
  812. } cn52xx;
  813. struct cvmx_ciu_intx_en4_0_w1s_s cn56xx;
  814. struct cvmx_ciu_intx_en4_0_w1s_cn58xx {
  815. uint64_t reserved_56_63:8;
  816. uint64_t timer:4;
  817. uint64_t key_zero:1;
  818. uint64_t ipd_drp:1;
  819. uint64_t gmx_drp:2;
  820. uint64_t trace:1;
  821. uint64_t rml:1;
  822. uint64_t twsi:1;
  823. uint64_t reserved_44_44:1;
  824. uint64_t pci_msi:4;
  825. uint64_t pci_int:4;
  826. uint64_t uart:2;
  827. uint64_t mbox:2;
  828. uint64_t gpio:16;
  829. uint64_t workq:16;
  830. } cn58xx;
  831. };
  832. union cvmx_ciu_intx_en4_1 {
  833. uint64_t u64;
  834. struct cvmx_ciu_intx_en4_1_s {
  835. uint64_t reserved_20_63:44;
  836. uint64_t nand:1;
  837. uint64_t mii1:1;
  838. uint64_t usb1:1;
  839. uint64_t uart2:1;
  840. uint64_t wdog:16;
  841. } s;
  842. struct cvmx_ciu_intx_en4_1_cn50xx {
  843. uint64_t reserved_2_63:62;
  844. uint64_t wdog:2;
  845. } cn50xx;
  846. struct cvmx_ciu_intx_en4_1_cn52xx {
  847. uint64_t reserved_20_63:44;
  848. uint64_t nand:1;
  849. uint64_t mii1:1;
  850. uint64_t usb1:1;
  851. uint64_t uart2:1;
  852. uint64_t reserved_4_15:12;
  853. uint64_t wdog:4;
  854. } cn52xx;
  855. struct cvmx_ciu_intx_en4_1_cn52xxp1 {
  856. uint64_t reserved_19_63:45;
  857. uint64_t mii1:1;
  858. uint64_t usb1:1;
  859. uint64_t uart2:1;
  860. uint64_t reserved_4_15:12;
  861. uint64_t wdog:4;
  862. } cn52xxp1;
  863. struct cvmx_ciu_intx_en4_1_cn56xx {
  864. uint64_t reserved_12_63:52;
  865. uint64_t wdog:12;
  866. } cn56xx;
  867. struct cvmx_ciu_intx_en4_1_cn56xx cn56xxp1;
  868. struct cvmx_ciu_intx_en4_1_cn58xx {
  869. uint64_t reserved_16_63:48;
  870. uint64_t wdog:16;
  871. } cn58xx;
  872. struct cvmx_ciu_intx_en4_1_cn58xx cn58xxp1;
  873. };
  874. union cvmx_ciu_intx_en4_1_w1c {
  875. uint64_t u64;
  876. struct cvmx_ciu_intx_en4_1_w1c_s {
  877. uint64_t reserved_20_63:44;
  878. uint64_t nand:1;
  879. uint64_t mii1:1;
  880. uint64_t usb1:1;
  881. uint64_t uart2:1;
  882. uint64_t wdog:16;
  883. } s;
  884. struct cvmx_ciu_intx_en4_1_w1c_cn52xx {
  885. uint64_t reserved_20_63:44;
  886. uint64_t nand:1;
  887. uint64_t mii1:1;
  888. uint64_t usb1:1;
  889. uint64_t uart2:1;
  890. uint64_t reserved_4_15:12;
  891. uint64_t wdog:4;
  892. } cn52xx;
  893. struct cvmx_ciu_intx_en4_1_w1c_cn56xx {
  894. uint64_t reserved_12_63:52;
  895. uint64_t wdog:12;
  896. } cn56xx;
  897. struct cvmx_ciu_intx_en4_1_w1c_cn58xx {
  898. uint64_t reserved_16_63:48;
  899. uint64_t wdog:16;
  900. } cn58xx;
  901. };
  902. union cvmx_ciu_intx_en4_1_w1s {
  903. uint64_t u64;
  904. struct cvmx_ciu_intx_en4_1_w1s_s {
  905. uint64_t reserved_20_63:44;
  906. uint64_t nand:1;
  907. uint64_t mii1:1;
  908. uint64_t usb1:1;
  909. uint64_t uart2:1;
  910. uint64_t wdog:16;
  911. } s;
  912. struct cvmx_ciu_intx_en4_1_w1s_cn52xx {
  913. uint64_t reserved_20_63:44;
  914. uint64_t nand:1;
  915. uint64_t mii1:1;
  916. uint64_t usb1:1;
  917. uint64_t uart2:1;
  918. uint64_t reserved_4_15:12;
  919. uint64_t wdog:4;
  920. } cn52xx;
  921. struct cvmx_ciu_intx_en4_1_w1s_cn56xx {
  922. uint64_t reserved_12_63:52;
  923. uint64_t wdog:12;
  924. } cn56xx;
  925. struct cvmx_ciu_intx_en4_1_w1s_cn58xx {
  926. uint64_t reserved_16_63:48;
  927. uint64_t wdog:16;
  928. } cn58xx;
  929. };
  930. union cvmx_ciu_intx_sum0 {
  931. uint64_t u64;
  932. struct cvmx_ciu_intx_sum0_s {
  933. uint64_t bootdma:1;
  934. uint64_t mii:1;
  935. uint64_t ipdppthr:1;
  936. uint64_t powiq:1;
  937. uint64_t twsi2:1;
  938. uint64_t mpi:1;
  939. uint64_t pcm:1;
  940. uint64_t usb:1;
  941. uint64_t timer:4;
  942. uint64_t key_zero:1;
  943. uint64_t ipd_drp:1;
  944. uint64_t gmx_drp:2;
  945. uint64_t trace:1;
  946. uint64_t rml:1;
  947. uint64_t twsi:1;
  948. uint64_t wdog_sum:1;
  949. uint64_t pci_msi:4;
  950. uint64_t pci_int:4;
  951. uint64_t uart:2;
  952. uint64_t mbox:2;
  953. uint64_t gpio:16;
  954. uint64_t workq:16;
  955. } s;
  956. struct cvmx_ciu_intx_sum0_cn30xx {
  957. uint64_t reserved_59_63:5;
  958. uint64_t mpi:1;
  959. uint64_t pcm:1;
  960. uint64_t usb:1;
  961. uint64_t timer:4;
  962. uint64_t reserved_51_51:1;
  963. uint64_t ipd_drp:1;
  964. uint64_t reserved_49_49:1;
  965. uint64_t gmx_drp:1;
  966. uint64_t reserved_47_47:1;
  967. uint64_t rml:1;
  968. uint64_t twsi:1;
  969. uint64_t wdog_sum:1;
  970. uint64_t pci_msi:4;
  971. uint64_t pci_int:4;
  972. uint64_t uart:2;
  973. uint64_t mbox:2;
  974. uint64_t gpio:16;
  975. uint64_t workq:16;
  976. } cn30xx;
  977. struct cvmx_ciu_intx_sum0_cn31xx {
  978. uint64_t reserved_59_63:5;
  979. uint64_t mpi:1;
  980. uint64_t pcm:1;
  981. uint64_t usb:1;
  982. uint64_t timer:4;
  983. uint64_t reserved_51_51:1;
  984. uint64_t ipd_drp:1;
  985. uint64_t reserved_49_49:1;
  986. uint64_t gmx_drp:1;
  987. uint64_t trace:1;
  988. uint64_t rml:1;
  989. uint64_t twsi:1;
  990. uint64_t wdog_sum:1;
  991. uint64_t pci_msi:4;
  992. uint64_t pci_int:4;
  993. uint64_t uart:2;
  994. uint64_t mbox:2;
  995. uint64_t gpio:16;
  996. uint64_t workq:16;
  997. } cn31xx;
  998. struct cvmx_ciu_intx_sum0_cn38xx {
  999. uint64_t reserved_56_63:8;
  1000. uint64_t timer:4;
  1001. uint64_t key_zero:1;
  1002. uint64_t ipd_drp:1;
  1003. uint64_t gmx_drp:2;
  1004. uint64_t trace:1;
  1005. uint64_t rml:1;
  1006. uint64_t twsi:1;
  1007. uint64_t wdog_sum:1;
  1008. uint64_t pci_msi:4;
  1009. uint64_t pci_int:4;
  1010. uint64_t uart:2;
  1011. uint64_t mbox:2;
  1012. uint64_t gpio:16;
  1013. uint64_t workq:16;
  1014. } cn38xx;
  1015. struct cvmx_ciu_intx_sum0_cn38xx cn38xxp2;
  1016. struct cvmx_ciu_intx_sum0_cn30xx cn50xx;
  1017. struct cvmx_ciu_intx_sum0_cn52xx {
  1018. uint64_t bootdma:1;
  1019. uint64_t mii:1;
  1020. uint64_t ipdppthr:1;
  1021. uint64_t powiq:1;
  1022. uint64_t twsi2:1;
  1023. uint64_t reserved_57_58:2;
  1024. uint64_t usb:1;
  1025. uint64_t timer:4;
  1026. uint64_t reserved_51_51:1;
  1027. uint64_t ipd_drp:1;
  1028. uint64_t reserved_49_49:1;
  1029. uint64_t gmx_drp:1;
  1030. uint64_t trace:1;
  1031. uint64_t rml:1;
  1032. uint64_t twsi:1;
  1033. uint64_t wdog_sum:1;
  1034. uint64_t pci_msi:4;
  1035. uint64_t pci_int:4;
  1036. uint64_t uart:2;
  1037. uint64_t mbox:2;
  1038. uint64_t gpio:16;
  1039. uint64_t workq:16;
  1040. } cn52xx;
  1041. struct cvmx_ciu_intx_sum0_cn52xx cn52xxp1;
  1042. struct cvmx_ciu_intx_sum0_cn56xx {
  1043. uint64_t bootdma:1;
  1044. uint64_t mii:1;
  1045. uint64_t ipdppthr:1;
  1046. uint64_t powiq:1;
  1047. uint64_t twsi2:1;
  1048. uint64_t reserved_57_58:2;
  1049. uint64_t usb:1;
  1050. uint64_t timer:4;
  1051. uint64_t key_zero:1;
  1052. uint64_t ipd_drp:1;
  1053. uint64_t gmx_drp:2;
  1054. uint64_t trace:1;
  1055. uint64_t rml:1;
  1056. uint64_t twsi:1;
  1057. uint64_t wdog_sum:1;
  1058. uint64_t pci_msi:4;
  1059. uint64_t pci_int:4;
  1060. uint64_t uart:2;
  1061. uint64_t mbox:2;
  1062. uint64_t gpio:16;
  1063. uint64_t workq:16;
  1064. } cn56xx;
  1065. struct cvmx_ciu_intx_sum0_cn56xx cn56xxp1;
  1066. struct cvmx_ciu_intx_sum0_cn38xx cn58xx;
  1067. struct cvmx_ciu_intx_sum0_cn38xx cn58xxp1;
  1068. };
  1069. union cvmx_ciu_intx_sum4 {
  1070. uint64_t u64;
  1071. struct cvmx_ciu_intx_sum4_s {
  1072. uint64_t bootdma:1;
  1073. uint64_t mii:1;
  1074. uint64_t ipdppthr:1;
  1075. uint64_t powiq:1;
  1076. uint64_t twsi2:1;
  1077. uint64_t mpi:1;
  1078. uint64_t pcm:1;
  1079. uint64_t usb:1;
  1080. uint64_t timer:4;
  1081. uint64_t key_zero:1;
  1082. uint64_t ipd_drp:1;
  1083. uint64_t gmx_drp:2;
  1084. uint64_t trace:1;
  1085. uint64_t rml:1;
  1086. uint64_t twsi:1;
  1087. uint64_t wdog_sum:1;
  1088. uint64_t pci_msi:4;
  1089. uint64_t pci_int:4;
  1090. uint64_t uart:2;
  1091. uint64_t mbox:2;
  1092. uint64_t gpio:16;
  1093. uint64_t workq:16;
  1094. } s;
  1095. struct cvmx_ciu_intx_sum4_cn50xx {
  1096. uint64_t reserved_59_63:5;
  1097. uint64_t mpi:1;
  1098. uint64_t pcm:1;
  1099. uint64_t usb:1;
  1100. uint64_t timer:4;
  1101. uint64_t reserved_51_51:1;
  1102. uint64_t ipd_drp:1;
  1103. uint64_t reserved_49_49:1;
  1104. uint64_t gmx_drp:1;
  1105. uint64_t reserved_47_47:1;
  1106. uint64_t rml:1;
  1107. uint64_t twsi:1;
  1108. uint64_t wdog_sum:1;
  1109. uint64_t pci_msi:4;
  1110. uint64_t pci_int:4;
  1111. uint64_t uart:2;
  1112. uint64_t mbox:2;
  1113. uint64_t gpio:16;
  1114. uint64_t workq:16;
  1115. } cn50xx;
  1116. struct cvmx_ciu_intx_sum4_cn52xx {
  1117. uint64_t bootdma:1;
  1118. uint64_t mii:1;
  1119. uint64_t ipdppthr:1;
  1120. uint64_t powiq:1;
  1121. uint64_t twsi2:1;
  1122. uint64_t reserved_57_58:2;
  1123. uint64_t usb:1;
  1124. uint64_t timer:4;
  1125. uint64_t reserved_51_51:1;
  1126. uint64_t ipd_drp:1;
  1127. uint64_t reserved_49_49:1;
  1128. uint64_t gmx_drp:1;
  1129. uint64_t trace:1;
  1130. uint64_t rml:1;
  1131. uint64_t twsi:1;
  1132. uint64_t wdog_sum:1;
  1133. uint64_t pci_msi:4;
  1134. uint64_t pci_int:4;
  1135. uint64_t uart:2;
  1136. uint64_t mbox:2;
  1137. uint64_t gpio:16;
  1138. uint64_t workq:16;
  1139. } cn52xx;
  1140. struct cvmx_ciu_intx_sum4_cn52xx cn52xxp1;
  1141. struct cvmx_ciu_intx_sum4_cn56xx {
  1142. uint64_t bootdma:1;
  1143. uint64_t mii:1;
  1144. uint64_t ipdppthr:1;
  1145. uint64_t powiq:1;
  1146. uint64_t twsi2:1;
  1147. uint64_t reserved_57_58:2;
  1148. uint64_t usb:1;
  1149. uint64_t timer:4;
  1150. uint64_t key_zero:1;
  1151. uint64_t ipd_drp:1;
  1152. uint64_t gmx_drp:2;
  1153. uint64_t trace:1;
  1154. uint64_t rml:1;
  1155. uint64_t twsi:1;
  1156. uint64_t wdog_sum:1;
  1157. uint64_t pci_msi:4;
  1158. uint64_t pci_int:4;
  1159. uint64_t uart:2;
  1160. uint64_t mbox:2;
  1161. uint64_t gpio:16;
  1162. uint64_t workq:16;
  1163. } cn56xx;
  1164. struct cvmx_ciu_intx_sum4_cn56xx cn56xxp1;
  1165. struct cvmx_ciu_intx_sum4_cn58xx {
  1166. uint64_t reserved_56_63:8;
  1167. uint64_t timer:4;
  1168. uint64_t key_zero:1;
  1169. uint64_t ipd_drp:1;
  1170. uint64_t gmx_drp:2;
  1171. uint64_t trace:1;
  1172. uint64_t rml:1;
  1173. uint64_t twsi:1;
  1174. uint64_t wdog_sum:1;
  1175. uint64_t pci_msi:4;
  1176. uint64_t pci_int:4;
  1177. uint64_t uart:2;
  1178. uint64_t mbox:2;
  1179. uint64_t gpio:16;
  1180. uint64_t workq:16;
  1181. } cn58xx;
  1182. struct cvmx_ciu_intx_sum4_cn58xx cn58xxp1;
  1183. };
  1184. union cvmx_ciu_int_sum1 {
  1185. uint64_t u64;
  1186. struct cvmx_ciu_int_sum1_s {
  1187. uint64_t reserved_20_63:44;
  1188. uint64_t nand:1;
  1189. uint64_t mii1:1;
  1190. uint64_t usb1:1;
  1191. uint64_t uart2:1;
  1192. uint64_t wdog:16;
  1193. } s;
  1194. struct cvmx_ciu_int_sum1_cn30xx {
  1195. uint64_t reserved_1_63:63;
  1196. uint64_t wdog:1;
  1197. } cn30xx;
  1198. struct cvmx_ciu_int_sum1_cn31xx {
  1199. uint64_t reserved_2_63:62;
  1200. uint64_t wdog:2;
  1201. } cn31xx;
  1202. struct cvmx_ciu_int_sum1_cn38xx {
  1203. uint64_t reserved_16_63:48;
  1204. uint64_t wdog:16;
  1205. } cn38xx;
  1206. struct cvmx_ciu_int_sum1_cn38xx cn38xxp2;
  1207. struct cvmx_ciu_int_sum1_cn31xx cn50xx;
  1208. struct cvmx_ciu_int_sum1_cn52xx {
  1209. uint64_t reserved_20_63:44;
  1210. uint64_t nand:1;
  1211. uint64_t mii1:1;
  1212. uint64_t usb1:1;
  1213. uint64_t uart2:1;
  1214. uint64_t reserved_4_15:12;
  1215. uint64_t wdog:4;
  1216. } cn52xx;
  1217. struct cvmx_ciu_int_sum1_cn52xxp1 {
  1218. uint64_t reserved_19_63:45;
  1219. uint64_t mii1:1;
  1220. uint64_t usb1:1;
  1221. uint64_t uart2:1;
  1222. uint64_t reserved_4_15:12;
  1223. uint64_t wdog:4;
  1224. } cn52xxp1;
  1225. struct cvmx_ciu_int_sum1_cn56xx {
  1226. uint64_t reserved_12_63:52;
  1227. uint64_t wdog:12;
  1228. } cn56xx;
  1229. struct cvmx_ciu_int_sum1_cn56xx cn56xxp1;
  1230. struct cvmx_ciu_int_sum1_cn38xx cn58xx;
  1231. struct cvmx_ciu_int_sum1_cn38xx cn58xxp1;
  1232. };
  1233. union cvmx_ciu_mbox_clrx {
  1234. uint64_t u64;
  1235. struct cvmx_ciu_mbox_clrx_s {
  1236. uint64_t reserved_32_63:32;
  1237. uint64_t bits:32;
  1238. } s;
  1239. struct cvmx_ciu_mbox_clrx_s cn30xx;
  1240. struct cvmx_ciu_mbox_clrx_s cn31xx;
  1241. struct cvmx_ciu_mbox_clrx_s cn38xx;
  1242. struct cvmx_ciu_mbox_clrx_s cn38xxp2;
  1243. struct cvmx_ciu_mbox_clrx_s cn50xx;
  1244. struct cvmx_ciu_mbox_clrx_s cn52xx;
  1245. struct cvmx_ciu_mbox_clrx_s cn52xxp1;
  1246. struct cvmx_ciu_mbox_clrx_s cn56xx;
  1247. struct cvmx_ciu_mbox_clrx_s cn56xxp1;
  1248. struct cvmx_ciu_mbox_clrx_s cn58xx;
  1249. struct cvmx_ciu_mbox_clrx_s cn58xxp1;
  1250. };
  1251. union cvmx_ciu_mbox_setx {
  1252. uint64_t u64;
  1253. struct cvmx_ciu_mbox_setx_s {
  1254. uint64_t reserved_32_63:32;
  1255. uint64_t bits:32;
  1256. } s;
  1257. struct cvmx_ciu_mbox_setx_s cn30xx;
  1258. struct cvmx_ciu_mbox_setx_s cn31xx;
  1259. struct cvmx_ciu_mbox_setx_s cn38xx;
  1260. struct cvmx_ciu_mbox_setx_s cn38xxp2;
  1261. struct cvmx_ciu_mbox_setx_s cn50xx;
  1262. struct cvmx_ciu_mbox_setx_s cn52xx;
  1263. struct cvmx_ciu_mbox_setx_s cn52xxp1;
  1264. struct cvmx_ciu_mbox_setx_s cn56xx;
  1265. struct cvmx_ciu_mbox_setx_s cn56xxp1;
  1266. struct cvmx_ciu_mbox_setx_s cn58xx;
  1267. struct cvmx_ciu_mbox_setx_s cn58xxp1;
  1268. };
  1269. union cvmx_ciu_nmi {
  1270. uint64_t u64;
  1271. struct cvmx_ciu_nmi_s {
  1272. uint64_t reserved_16_63:48;
  1273. uint64_t nmi:16;
  1274. } s;
  1275. struct cvmx_ciu_nmi_cn30xx {
  1276. uint64_t reserved_1_63:63;
  1277. uint64_t nmi:1;
  1278. } cn30xx;
  1279. struct cvmx_ciu_nmi_cn31xx {
  1280. uint64_t reserved_2_63:62;
  1281. uint64_t nmi:2;
  1282. } cn31xx;
  1283. struct cvmx_ciu_nmi_s cn38xx;
  1284. struct cvmx_ciu_nmi_s cn38xxp2;
  1285. struct cvmx_ciu_nmi_cn31xx cn50xx;
  1286. struct cvmx_ciu_nmi_cn52xx {
  1287. uint64_t reserved_4_63:60;
  1288. uint64_t nmi:4;
  1289. } cn52xx;
  1290. struct cvmx_ciu_nmi_cn52xx cn52xxp1;
  1291. struct cvmx_ciu_nmi_cn56xx {
  1292. uint64_t reserved_12_63:52;
  1293. uint64_t nmi:12;
  1294. } cn56xx;
  1295. struct cvmx_ciu_nmi_cn56xx cn56xxp1;
  1296. struct cvmx_ciu_nmi_s cn58xx;
  1297. struct cvmx_ciu_nmi_s cn58xxp1;
  1298. };
  1299. union cvmx_ciu_pci_inta {
  1300. uint64_t u64;
  1301. struct cvmx_ciu_pci_inta_s {
  1302. uint64_t reserved_2_63:62;
  1303. uint64_t intr:2;
  1304. } s;
  1305. struct cvmx_ciu_pci_inta_s cn30xx;
  1306. struct cvmx_ciu_pci_inta_s cn31xx;
  1307. struct cvmx_ciu_pci_inta_s cn38xx;
  1308. struct cvmx_ciu_pci_inta_s cn38xxp2;
  1309. struct cvmx_ciu_pci_inta_s cn50xx;
  1310. struct cvmx_ciu_pci_inta_s cn52xx;
  1311. struct cvmx_ciu_pci_inta_s cn52xxp1;
  1312. struct cvmx_ciu_pci_inta_s cn56xx;
  1313. struct cvmx_ciu_pci_inta_s cn56xxp1;
  1314. struct cvmx_ciu_pci_inta_s cn58xx;
  1315. struct cvmx_ciu_pci_inta_s cn58xxp1;
  1316. };
  1317. union cvmx_ciu_pp_dbg {
  1318. uint64_t u64;
  1319. struct cvmx_ciu_pp_dbg_s {
  1320. uint64_t reserved_16_63:48;
  1321. uint64_t ppdbg:16;
  1322. } s;
  1323. struct cvmx_ciu_pp_dbg_cn30xx {
  1324. uint64_t reserved_1_63:63;
  1325. uint64_t ppdbg:1;
  1326. } cn30xx;
  1327. struct cvmx_ciu_pp_dbg_cn31xx {
  1328. uint64_t reserved_2_63:62;
  1329. uint64_t ppdbg:2;
  1330. } cn31xx;
  1331. struct cvmx_ciu_pp_dbg_s cn38xx;
  1332. struct cvmx_ciu_pp_dbg_s cn38xxp2;
  1333. struct cvmx_ciu_pp_dbg_cn31xx cn50xx;
  1334. struct cvmx_ciu_pp_dbg_cn52xx {
  1335. uint64_t reserved_4_63:60;
  1336. uint64_t ppdbg:4;
  1337. } cn52xx;
  1338. struct cvmx_ciu_pp_dbg_cn52xx cn52xxp1;
  1339. struct cvmx_ciu_pp_dbg_cn56xx {
  1340. uint64_t reserved_12_63:52;
  1341. uint64_t ppdbg:12;
  1342. } cn56xx;
  1343. struct cvmx_ciu_pp_dbg_cn56xx cn56xxp1;
  1344. struct cvmx_ciu_pp_dbg_s cn58xx;
  1345. struct cvmx_ciu_pp_dbg_s cn58xxp1;
  1346. };
  1347. union cvmx_ciu_pp_pokex {
  1348. uint64_t u64;
  1349. struct cvmx_ciu_pp_pokex_s {
  1350. uint64_t reserved_0_63:64;
  1351. } s;
  1352. struct cvmx_ciu_pp_pokex_s cn30xx;
  1353. struct cvmx_ciu_pp_pokex_s cn31xx;
  1354. struct cvmx_ciu_pp_pokex_s cn38xx;
  1355. struct cvmx_ciu_pp_pokex_s cn38xxp2;
  1356. struct cvmx_ciu_pp_pokex_s cn50xx;
  1357. struct cvmx_ciu_pp_pokex_s cn52xx;
  1358. struct cvmx_ciu_pp_pokex_s cn52xxp1;
  1359. struct cvmx_ciu_pp_pokex_s cn56xx;
  1360. struct cvmx_ciu_pp_pokex_s cn56xxp1;
  1361. struct cvmx_ciu_pp_pokex_s cn58xx;
  1362. struct cvmx_ciu_pp_pokex_s cn58xxp1;
  1363. };
  1364. union cvmx_ciu_pp_rst {
  1365. uint64_t u64;
  1366. struct cvmx_ciu_pp_rst_s {
  1367. uint64_t reserved_16_63:48;
  1368. uint64_t rst:15;
  1369. uint64_t rst0:1;
  1370. } s;
  1371. struct cvmx_ciu_pp_rst_cn30xx {
  1372. uint64_t reserved_1_63:63;
  1373. uint64_t rst0:1;
  1374. } cn30xx;
  1375. struct cvmx_ciu_pp_rst_cn31xx {
  1376. uint64_t reserved_2_63:62;
  1377. uint64_t rst:1;
  1378. uint64_t rst0:1;
  1379. } cn31xx;
  1380. struct cvmx_ciu_pp_rst_s cn38xx;
  1381. struct cvmx_ciu_pp_rst_s cn38xxp2;
  1382. struct cvmx_ciu_pp_rst_cn31xx cn50xx;
  1383. struct cvmx_ciu_pp_rst_cn52xx {
  1384. uint64_t reserved_4_63:60;
  1385. uint64_t rst:3;
  1386. uint64_t rst0:1;
  1387. } cn52xx;
  1388. struct cvmx_ciu_pp_rst_cn52xx cn52xxp1;
  1389. struct cvmx_ciu_pp_rst_cn56xx {
  1390. uint64_t reserved_12_63:52;
  1391. uint64_t rst:11;
  1392. uint64_t rst0:1;
  1393. } cn56xx;
  1394. struct cvmx_ciu_pp_rst_cn56xx cn56xxp1;
  1395. struct cvmx_ciu_pp_rst_s cn58xx;
  1396. struct cvmx_ciu_pp_rst_s cn58xxp1;
  1397. };
  1398. union cvmx_ciu_qlm_dcok {
  1399. uint64_t u64;
  1400. struct cvmx_ciu_qlm_dcok_s {
  1401. uint64_t reserved_4_63:60;
  1402. uint64_t qlm_dcok:4;
  1403. } s;
  1404. struct cvmx_ciu_qlm_dcok_cn52xx {
  1405. uint64_t reserved_2_63:62;
  1406. uint64_t qlm_dcok:2;
  1407. } cn52xx;
  1408. struct cvmx_ciu_qlm_dcok_cn52xx cn52xxp1;
  1409. struct cvmx_ciu_qlm_dcok_s cn56xx;
  1410. struct cvmx_ciu_qlm_dcok_s cn56xxp1;
  1411. };
  1412. union cvmx_ciu_qlm_jtgc {
  1413. uint64_t u64;
  1414. struct cvmx_ciu_qlm_jtgc_s {
  1415. uint64_t reserved_11_63:53;
  1416. uint64_t clk_div:3;
  1417. uint64_t reserved_6_7:2;
  1418. uint64_t mux_sel:2;
  1419. uint64_t bypass:4;
  1420. } s;
  1421. struct cvmx_ciu_qlm_jtgc_cn52xx {
  1422. uint64_t reserved_11_63:53;
  1423. uint64_t clk_div:3;
  1424. uint64_t reserved_5_7:3;
  1425. uint64_t mux_sel:1;
  1426. uint64_t reserved_2_3:2;
  1427. uint64_t bypass:2;
  1428. } cn52xx;
  1429. struct cvmx_ciu_qlm_jtgc_cn52xx cn52xxp1;
  1430. struct cvmx_ciu_qlm_jtgc_s cn56xx;
  1431. struct cvmx_ciu_qlm_jtgc_s cn56xxp1;
  1432. };
  1433. union cvmx_ciu_qlm_jtgd {
  1434. uint64_t u64;
  1435. struct cvmx_ciu_qlm_jtgd_s {
  1436. uint64_t capture:1;
  1437. uint64_t shift:1;
  1438. uint64_t update:1;
  1439. uint64_t reserved_44_60:17;
  1440. uint64_t select:4;
  1441. uint64_t reserved_37_39:3;
  1442. uint64_t shft_cnt:5;
  1443. uint64_t shft_reg:32;
  1444. } s;
  1445. struct cvmx_ciu_qlm_jtgd_cn52xx {
  1446. uint64_t capture:1;
  1447. uint64_t shift:1;
  1448. uint64_t update:1;
  1449. uint64_t reserved_42_60:19;
  1450. uint64_t select:2;
  1451. uint64_t reserved_37_39:3;
  1452. uint64_t shft_cnt:5;
  1453. uint64_t shft_reg:32;
  1454. } cn52xx;
  1455. struct cvmx_ciu_qlm_jtgd_cn52xx cn52xxp1;
  1456. struct cvmx_ciu_qlm_jtgd_s cn56xx;
  1457. struct cvmx_ciu_qlm_jtgd_cn56xxp1 {
  1458. uint64_t capture:1;
  1459. uint64_t shift:1;
  1460. uint64_t update:1;
  1461. uint64_t reserved_37_60:24;
  1462. uint64_t shft_cnt:5;
  1463. uint64_t shft_reg:32;
  1464. } cn56xxp1;
  1465. };
  1466. union cvmx_ciu_soft_bist {
  1467. uint64_t u64;
  1468. struct cvmx_ciu_soft_bist_s {
  1469. uint64_t reserved_1_63:63;
  1470. uint64_t soft_bist:1;
  1471. } s;
  1472. struct cvmx_ciu_soft_bist_s cn30xx;
  1473. struct cvmx_ciu_soft_bist_s cn31xx;
  1474. struct cvmx_ciu_soft_bist_s cn38xx;
  1475. struct cvmx_ciu_soft_bist_s cn38xxp2;
  1476. struct cvmx_ciu_soft_bist_s cn50xx;
  1477. struct cvmx_ciu_soft_bist_s cn52xx;
  1478. struct cvmx_ciu_soft_bist_s cn52xxp1;
  1479. struct cvmx_ciu_soft_bist_s cn56xx;
  1480. struct cvmx_ciu_soft_bist_s cn56xxp1;
  1481. struct cvmx_ciu_soft_bist_s cn58xx;
  1482. struct cvmx_ciu_soft_bist_s cn58xxp1;
  1483. };
  1484. union cvmx_ciu_soft_prst {
  1485. uint64_t u64;
  1486. struct cvmx_ciu_soft_prst_s {
  1487. uint64_t reserved_3_63:61;
  1488. uint64_t host64:1;
  1489. uint64_t npi:1;
  1490. uint64_t soft_prst:1;
  1491. } s;
  1492. struct cvmx_ciu_soft_prst_s cn30xx;
  1493. struct cvmx_ciu_soft_prst_s cn31xx;
  1494. struct cvmx_ciu_soft_prst_s cn38xx;
  1495. struct cvmx_ciu_soft_prst_s cn38xxp2;
  1496. struct cvmx_ciu_soft_prst_s cn50xx;
  1497. struct cvmx_ciu_soft_prst_cn52xx {
  1498. uint64_t reserved_1_63:63;
  1499. uint64_t soft_prst:1;
  1500. } cn52xx;
  1501. struct cvmx_ciu_soft_prst_cn52xx cn52xxp1;
  1502. struct cvmx_ciu_soft_prst_cn52xx cn56xx;
  1503. struct cvmx_ciu_soft_prst_cn52xx cn56xxp1;
  1504. struct cvmx_ciu_soft_prst_s cn58xx;
  1505. struct cvmx_ciu_soft_prst_s cn58xxp1;
  1506. };
  1507. union cvmx_ciu_soft_prst1 {
  1508. uint64_t u64;
  1509. struct cvmx_ciu_soft_prst1_s {
  1510. uint64_t reserved_1_63:63;
  1511. uint64_t soft_prst:1;
  1512. } s;
  1513. struct cvmx_ciu_soft_prst1_s cn52xx;
  1514. struct cvmx_ciu_soft_prst1_s cn52xxp1;
  1515. struct cvmx_ciu_soft_prst1_s cn56xx;
  1516. struct cvmx_ciu_soft_prst1_s cn56xxp1;
  1517. };
  1518. union cvmx_ciu_soft_rst {
  1519. uint64_t u64;
  1520. struct cvmx_ciu_soft_rst_s {
  1521. uint64_t reserved_1_63:63;
  1522. uint64_t soft_rst:1;
  1523. } s;
  1524. struct cvmx_ciu_soft_rst_s cn30xx;
  1525. struct cvmx_ciu_soft_rst_s cn31xx;
  1526. struct cvmx_ciu_soft_rst_s cn38xx;
  1527. struct cvmx_ciu_soft_rst_s cn38xxp2;
  1528. struct cvmx_ciu_soft_rst_s cn50xx;
  1529. struct cvmx_ciu_soft_rst_s cn52xx;
  1530. struct cvmx_ciu_soft_rst_s cn52xxp1;
  1531. struct cvmx_ciu_soft_rst_s cn56xx;
  1532. struct cvmx_ciu_soft_rst_s cn56xxp1;
  1533. struct cvmx_ciu_soft_rst_s cn58xx;
  1534. struct cvmx_ciu_soft_rst_s cn58xxp1;
  1535. };
  1536. union cvmx_ciu_timx {
  1537. uint64_t u64;
  1538. struct cvmx_ciu_timx_s {
  1539. uint64_t reserved_37_63:27;
  1540. uint64_t one_shot:1;
  1541. uint64_t len:36;
  1542. } s;
  1543. struct cvmx_ciu_timx_s cn30xx;
  1544. struct cvmx_ciu_timx_s cn31xx;
  1545. struct cvmx_ciu_timx_s cn38xx;
  1546. struct cvmx_ciu_timx_s cn38xxp2;
  1547. struct cvmx_ciu_timx_s cn50xx;
  1548. struct cvmx_ciu_timx_s cn52xx;
  1549. struct cvmx_ciu_timx_s cn52xxp1;
  1550. struct cvmx_ciu_timx_s cn56xx;
  1551. struct cvmx_ciu_timx_s cn56xxp1;
  1552. struct cvmx_ciu_timx_s cn58xx;
  1553. struct cvmx_ciu_timx_s cn58xxp1;
  1554. };
  1555. union cvmx_ciu_wdogx {
  1556. uint64_t u64;
  1557. struct cvmx_ciu_wdogx_s {
  1558. uint64_t reserved_46_63:18;
  1559. uint64_t gstopen:1;
  1560. uint64_t dstop:1;
  1561. uint64_t cnt:24;
  1562. uint64_t len:16;
  1563. uint64_t state:2;
  1564. uint64_t mode:2;
  1565. } s;
  1566. struct cvmx_ciu_wdogx_s cn30xx;
  1567. struct cvmx_ciu_wdogx_s cn31xx;
  1568. struct cvmx_ciu_wdogx_s cn38xx;
  1569. struct cvmx_ciu_wdogx_s cn38xxp2;
  1570. struct cvmx_ciu_wdogx_s cn50xx;
  1571. struct cvmx_ciu_wdogx_s cn52xx;
  1572. struct cvmx_ciu_wdogx_s cn52xxp1;
  1573. struct cvmx_ciu_wdogx_s cn56xx;
  1574. struct cvmx_ciu_wdogx_s cn56xxp1;
  1575. struct cvmx_ciu_wdogx_s cn58xx;
  1576. struct cvmx_ciu_wdogx_s cn58xxp1;
  1577. };
  1578. #endif