db1x00.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * AMD Alchemy DBAu1x00 Reference Boards
  3. *
  4. * Copyright 2001, 2008 MontaVista Software Inc.
  5. * Author: MontaVista Software, Inc. <source@mvista.com>
  6. * Copyright (C) 2005 Ralf Baechle (ralf@linux-mips.org)
  7. *
  8. * ########################################################################
  9. *
  10. * This program is free software; you can distribute it and/or modify it
  11. * under the terms of the GNU General Public License (Version 2) as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  17. * for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  22. *
  23. * ########################################################################
  24. *
  25. *
  26. */
  27. #ifndef __ASM_DB1X00_H
  28. #define __ASM_DB1X00_H
  29. #include <asm/mach-au1x00/au1xxx_psc.h>
  30. #ifdef CONFIG_MIPS_DB1550
  31. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  32. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  33. #define DBDMA_I2S_TX_CHAN DSCR_CMD0_PSC3_TX
  34. #define DBDMA_I2S_RX_CHAN DSCR_CMD0_PSC3_RX
  35. #define SPI_PSC_BASE PSC0_BASE_ADDR
  36. #define AC97_PSC_BASE PSC1_BASE_ADDR
  37. #define SMBUS_PSC_BASE PSC2_BASE_ADDR
  38. #define I2S_PSC_BASE PSC3_BASE_ADDR
  39. #define BCSR_KSEG1_ADDR 0xAF000000
  40. #define NAND_PHYS_ADDR 0x20000000
  41. #else
  42. #define BCSR_KSEG1_ADDR 0xAE000000
  43. #endif
  44. /*
  45. * Overlay data structure of the DBAu1x00 board registers.
  46. * Registers are located at physical 0E0000xx, KSEG1 0xAE0000xx.
  47. */
  48. typedef volatile struct
  49. {
  50. /*00*/ unsigned short whoami;
  51. unsigned short reserved0;
  52. /*04*/ unsigned short status;
  53. unsigned short reserved1;
  54. /*08*/ unsigned short switches;
  55. unsigned short reserved2;
  56. /*0C*/ unsigned short resets;
  57. unsigned short reserved3;
  58. /*10*/ unsigned short pcmcia;
  59. unsigned short reserved4;
  60. /*14*/ unsigned short specific;
  61. unsigned short reserved5;
  62. /*18*/ unsigned short leds;
  63. unsigned short reserved6;
  64. /*1C*/ unsigned short swreset;
  65. unsigned short reserved7;
  66. } BCSR;
  67. /*
  68. * Register/mask bit definitions for the BCSRs
  69. */
  70. #define BCSR_WHOAMI_DCID 0x000F
  71. #define BCSR_WHOAMI_CPLD 0x00F0
  72. #define BCSR_WHOAMI_BOARD 0x0F00
  73. #define BCSR_STATUS_PC0VS 0x0003
  74. #define BCSR_STATUS_PC1VS 0x000C
  75. #define BCSR_STATUS_PC0FI 0x0010
  76. #define BCSR_STATUS_PC1FI 0x0020
  77. #define BCSR_STATUS_FLASHBUSY 0x0100
  78. #define BCSR_STATUS_ROMBUSY 0x0400
  79. #define BCSR_STATUS_SWAPBOOT 0x2000
  80. #define BCSR_STATUS_FLASHDEN 0xC000
  81. #define BCSR_SWITCHES_DIP 0x00FF
  82. #define BCSR_SWITCHES_DIP_1 0x0080
  83. #define BCSR_SWITCHES_DIP_2 0x0040
  84. #define BCSR_SWITCHES_DIP_3 0x0020
  85. #define BCSR_SWITCHES_DIP_4 0x0010
  86. #define BCSR_SWITCHES_DIP_5 0x0008
  87. #define BCSR_SWITCHES_DIP_6 0x0004
  88. #define BCSR_SWITCHES_DIP_7 0x0002
  89. #define BCSR_SWITCHES_DIP_8 0x0001
  90. #define BCSR_SWITCHES_ROTARY 0x0F00
  91. #define BCSR_RESETS_PHY0 0x0001
  92. #define BCSR_RESETS_PHY1 0x0002
  93. #define BCSR_RESETS_DC 0x0004
  94. #define BCSR_RESETS_FIR_SEL 0x2000
  95. #define BCSR_RESETS_IRDA_MODE_MASK 0xC000
  96. #define BCSR_RESETS_IRDA_MODE_FULL 0x0000
  97. #define BCSR_RESETS_IRDA_MODE_OFF 0x4000
  98. #define BCSR_RESETS_IRDA_MODE_2_3 0x8000
  99. #define BCSR_RESETS_IRDA_MODE_1_3 0xC000
  100. #define BCSR_PCMCIA_PC0VPP 0x0003
  101. #define BCSR_PCMCIA_PC0VCC 0x000C
  102. #define BCSR_PCMCIA_PC0DRVEN 0x0010
  103. #define BCSR_PCMCIA_PC0RST 0x0080
  104. #define BCSR_PCMCIA_PC1VPP 0x0300
  105. #define BCSR_PCMCIA_PC1VCC 0x0C00
  106. #define BCSR_PCMCIA_PC1DRVEN 0x1000
  107. #define BCSR_PCMCIA_PC1RST 0x8000
  108. #define BCSR_BOARD_PCIM66EN 0x0001
  109. #define BCSR_BOARD_SD0_PWR 0x0040
  110. #define BCSR_BOARD_SD1_PWR 0x0080
  111. #define BCSR_BOARD_PCIM33 0x0100
  112. #define BCSR_BOARD_GPIO200RST 0x0400
  113. #define BCSR_BOARD_PCICFG 0x1000
  114. #define BCSR_BOARD_SD0_WP 0x4000
  115. #define BCSR_BOARD_SD1_WP 0x8000
  116. #define BCSR_LEDS_DECIMALS 0x0003
  117. #define BCSR_LEDS_LED0 0x0100
  118. #define BCSR_LEDS_LED1 0x0200
  119. #define BCSR_LEDS_LED2 0x0400
  120. #define BCSR_LEDS_LED3 0x0800
  121. #define BCSR_SWRESET_RESET 0x0080
  122. /* PCMCIA DBAu1x00 specific defines */
  123. #define PCMCIA_MAX_SOCK 1
  124. #define PCMCIA_NUM_SOCKS (PCMCIA_MAX_SOCK + 1)
  125. /* VPP/VCC */
  126. #define SET_VCC_VPP(VCC, VPP, SLOT)\
  127. ((((VCC) << 2) | ((VPP) << 0)) << ((SLOT) * 8))
  128. /*
  129. * NAND defines
  130. *
  131. * Timing values as described in databook, * ns value stripped of the
  132. * lower 2 bits.
  133. * These defines are here rather than an Au1550 generic file because
  134. * the parts chosen on another board may be different and may require
  135. * different timings.
  136. */
  137. #define NAND_T_H (18 >> 2)
  138. #define NAND_T_PUL (30 >> 2)
  139. #define NAND_T_SU (30 >> 2)
  140. #define NAND_T_WH (30 >> 2)
  141. /* Bitfield shift amounts */
  142. #define NAND_T_H_SHIFT 0
  143. #define NAND_T_PUL_SHIFT 4
  144. #define NAND_T_SU_SHIFT 8
  145. #define NAND_T_WH_SHIFT 12
  146. #define NAND_TIMING (((NAND_T_H & 0xF) << NAND_T_H_SHIFT) | \
  147. ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \
  148. ((NAND_T_SU & 0xF) << NAND_T_SU_SHIFT) | \
  149. ((NAND_T_WH & 0xF) << NAND_T_WH_SHIFT))
  150. #define NAND_CS 1
  151. /* Should be done by YAMON */
  152. #define NAND_STCFG 0x00400005 /* 8-bit NAND */
  153. #define NAND_STTIME 0x00007774 /* valid for 396 MHz SD=2 only */
  154. #define NAND_STADDR 0x12000FFF /* physical address 0x20000000 */
  155. #endif /* __ASM_DB1X00_H */