db1200.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * AMD Alchemy DBAu1200 Reference Board
  3. * Board register defines.
  4. *
  5. * ########################################################################
  6. *
  7. * This program is free software; you can distribute it and/or modify it
  8. * under the terms of the GNU General Public License (Version 2) as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  19. *
  20. * ########################################################################
  21. *
  22. *
  23. */
  24. #ifndef __ASM_DB1200_H
  25. #define __ASM_DB1200_H
  26. #include <linux/types.h>
  27. #include <asm/mach-au1x00/au1xxx_psc.h>
  28. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  29. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  30. #define DBDMA_I2S_TX_CHAN DSCR_CMD0_PSC1_TX
  31. #define DBDMA_I2S_RX_CHAN DSCR_CMD0_PSC1_RX
  32. /*
  33. * SPI and SMB are muxed on the DBAu1200 board.
  34. * Refer to board documentation.
  35. */
  36. #define SPI_PSC_BASE PSC0_BASE_ADDR
  37. #define SMBUS_PSC_BASE PSC0_BASE_ADDR
  38. /*
  39. * AC'97 and I2S are muxed on the DBAu1200 board.
  40. * Refer to board documentation.
  41. */
  42. #define AC97_PSC_BASE PSC1_BASE_ADDR
  43. #define I2S_PSC_BASE PSC1_BASE_ADDR
  44. #define BCSR_KSEG1_ADDR 0xB9800000
  45. typedef volatile struct
  46. {
  47. /*00*/ u16 whoami;
  48. u16 reserved0;
  49. /*04*/ u16 status;
  50. u16 reserved1;
  51. /*08*/ u16 switches;
  52. u16 reserved2;
  53. /*0C*/ u16 resets;
  54. u16 reserved3;
  55. /*10*/ u16 pcmcia;
  56. u16 reserved4;
  57. /*14*/ u16 board;
  58. u16 reserved5;
  59. /*18*/ u16 disk_leds;
  60. u16 reserved6;
  61. /*1C*/ u16 system;
  62. u16 reserved7;
  63. /*20*/ u16 intclr;
  64. u16 reserved8;
  65. /*24*/ u16 intset;
  66. u16 reserved9;
  67. /*28*/ u16 intclr_mask;
  68. u16 reserved10;
  69. /*2C*/ u16 intset_mask;
  70. u16 reserved11;
  71. /*30*/ u16 sig_status;
  72. u16 reserved12;
  73. /*34*/ u16 int_status;
  74. u16 reserved13;
  75. /*38*/ u16 reserved14;
  76. u16 reserved15;
  77. /*3C*/ u16 reserved16;
  78. u16 reserved17;
  79. } BCSR;
  80. static BCSR * const bcsr = (BCSR *)BCSR_KSEG1_ADDR;
  81. /*
  82. * Register bit definitions for the BCSRs
  83. */
  84. #define BCSR_WHOAMI_DCID 0x000F
  85. #define BCSR_WHOAMI_CPLD 0x00F0
  86. #define BCSR_WHOAMI_BOARD 0x0F00
  87. #define BCSR_STATUS_PCMCIA0VS 0x0003
  88. #define BCSR_STATUS_PCMCIA1VS 0x000C
  89. #define BCSR_STATUS_SWAPBOOT 0x0040
  90. #define BCSR_STATUS_FLASHBUSY 0x0100
  91. #define BCSR_STATUS_IDECBLID 0x0200
  92. #define BCSR_STATUS_SD0WP 0x0400
  93. #define BCSR_STATUS_U0RXD 0x1000
  94. #define BCSR_STATUS_U1RXD 0x2000
  95. #define BCSR_SWITCHES_OCTAL 0x00FF
  96. #define BCSR_SWITCHES_DIP_1 0x0080
  97. #define BCSR_SWITCHES_DIP_2 0x0040
  98. #define BCSR_SWITCHES_DIP_3 0x0020
  99. #define BCSR_SWITCHES_DIP_4 0x0010
  100. #define BCSR_SWITCHES_DIP_5 0x0008
  101. #define BCSR_SWITCHES_DIP_6 0x0004
  102. #define BCSR_SWITCHES_DIP_7 0x0002
  103. #define BCSR_SWITCHES_DIP_8 0x0001
  104. #define BCSR_SWITCHES_ROTARY 0x0F00
  105. #define BCSR_RESETS_ETH 0x0001
  106. #define BCSR_RESETS_CAMERA 0x0002
  107. #define BCSR_RESETS_DC 0x0004
  108. #define BCSR_RESETS_IDE 0x0008
  109. #define BCSR_RESETS_TV 0x0010
  110. /* Not resets but in the same register */
  111. #define BCSR_RESETS_PWMR1MUX 0x0800
  112. #define BCSR_RESETS_PCS0MUX 0x1000
  113. #define BCSR_RESETS_PCS1MUX 0x2000
  114. #define BCSR_RESETS_SPISEL 0x4000
  115. #define BCSR_PCMCIA_PC0VPP 0x0003
  116. #define BCSR_PCMCIA_PC0VCC 0x000C
  117. #define BCSR_PCMCIA_PC0DRVEN 0x0010
  118. #define BCSR_PCMCIA_PC0RST 0x0080
  119. #define BCSR_PCMCIA_PC1VPP 0x0300
  120. #define BCSR_PCMCIA_PC1VCC 0x0C00
  121. #define BCSR_PCMCIA_PC1DRVEN 0x1000
  122. #define BCSR_PCMCIA_PC1RST 0x8000
  123. #define BCSR_BOARD_LCDVEE 0x0001
  124. #define BCSR_BOARD_LCDVDD 0x0002
  125. #define BCSR_BOARD_LCDBL 0x0004
  126. #define BCSR_BOARD_CAMSNAP 0x0010
  127. #define BCSR_BOARD_CAMPWR 0x0020
  128. #define BCSR_BOARD_SD0PWR 0x0040
  129. #define BCSR_LEDS_DECIMALS 0x0003
  130. #define BCSR_LEDS_LED0 0x0100
  131. #define BCSR_LEDS_LED1 0x0200
  132. #define BCSR_LEDS_LED2 0x0400
  133. #define BCSR_LEDS_LED3 0x0800
  134. #define BCSR_SYSTEM_POWEROFF 0x4000
  135. #define BCSR_SYSTEM_RESET 0x8000
  136. /* Bit positions for the different interrupt sources */
  137. #define BCSR_INT_IDE 0x0001
  138. #define BCSR_INT_ETH 0x0002
  139. #define BCSR_INT_PC0 0x0004
  140. #define BCSR_INT_PC0STSCHG 0x0008
  141. #define BCSR_INT_PC1 0x0010
  142. #define BCSR_INT_PC1STSCHG 0x0020
  143. #define BCSR_INT_DC 0x0040
  144. #define BCSR_INT_FLASHBUSY 0x0080
  145. #define BCSR_INT_PC0INSERT 0x0100
  146. #define BCSR_INT_PC0EJECT 0x0200
  147. #define BCSR_INT_PC1INSERT 0x0400
  148. #define BCSR_INT_PC1EJECT 0x0800
  149. #define BCSR_INT_SD0INSERT 0x1000
  150. #define BCSR_INT_SD0EJECT 0x2000
  151. #define SMC91C111_PHYS_ADDR 0x19000300
  152. #define SMC91C111_INT DB1200_ETH_INT
  153. #define IDE_PHYS_ADDR 0x18800000
  154. #define IDE_REG_SHIFT 5
  155. #define IDE_PHYS_LEN (16 << IDE_REG_SHIFT)
  156. #define IDE_INT DB1200_IDE_INT
  157. #define IDE_DDMA_REQ DSCR_CMD0_DMA_REQ1
  158. #define IDE_RQSIZE 128
  159. #define NAND_PHYS_ADDR 0x20000000
  160. /*
  161. * External Interrupts for DBAu1200 as of 8/6/2004.
  162. * Bit positions in the CPLD registers can be calculated by taking
  163. * the interrupt define and subtracting the DB1200_INT_BEGIN value.
  164. *
  165. * Example: IDE bis pos is = 64 - 64
  166. * ETH bit pos is = 65 - 64
  167. */
  168. enum external_pb1200_ints {
  169. DB1200_INT_BEGIN = AU1000_MAX_INTR + 1,
  170. DB1200_IDE_INT = DB1200_INT_BEGIN,
  171. DB1200_ETH_INT,
  172. DB1200_PC0_INT,
  173. DB1200_PC0_STSCHG_INT,
  174. DB1200_PC1_INT,
  175. DB1200_PC1_STSCHG_INT,
  176. DB1200_DC_INT,
  177. DB1200_FLASHBUSY_INT,
  178. DB1200_PC0_INSERT_INT,
  179. DB1200_PC0_EJECT_INT,
  180. DB1200_PC1_INSERT_INT,
  181. DB1200_PC1_EJECT_INT,
  182. DB1200_SD0_INSERT_INT,
  183. DB1200_SD0_EJECT_INT,
  184. DB1200_INT_END = DB1200_INT_BEGIN + 15,
  185. };
  186. /*
  187. * DBAu1200 specific PCMCIA defines for drivers/pcmcia/au1000_db1x00.c
  188. */
  189. #define PCMCIA_MAX_SOCK 1
  190. #define PCMCIA_NUM_SOCKS (PCMCIA_MAX_SOCK + 1)
  191. /* VPP/VCC */
  192. #define SET_VCC_VPP(VCC, VPP, SLOT) \
  193. ((((VCC) << 2) | ((VPP) << 0)) << ((SLOT) * 8))
  194. #define BOARD_PC0_INT DB1200_PC0_INT
  195. #define BOARD_PC1_INT DB1200_PC1_INT
  196. #define BOARD_CARD_INSERTED(SOCKET) bcsr->sig_status & (1 << (8 + (2 * SOCKET)))
  197. /* NAND chip select */
  198. #define NAND_CS 1
  199. #endif /* __ASM_DB1200_H */