cpu.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * cpu.h: Values of the PRId register used to match up
  3. * various MIPS cpu types.
  4. *
  5. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  6. * Copyright (C) 2004 Maciej W. Rozycki
  7. */
  8. #ifndef _ASM_CPU_H
  9. #define _ASM_CPU_H
  10. /* Assigned Company values for bits 23:16 of the PRId Register
  11. (CP0 register 15, select 0). As of the MIPS32 and MIPS64 specs from
  12. MTI, the PRId register is defined in this (backwards compatible)
  13. way:
  14. +----------------+----------------+----------------+----------------+
  15. | Company Options| Company ID | Processor ID | Revision |
  16. +----------------+----------------+----------------+----------------+
  17. 31 24 23 16 15 8 7
  18. I don't have docs for all the previous processors, but my impression is
  19. that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
  20. spec.
  21. */
  22. #define PRID_COMP_LEGACY 0x000000
  23. #define PRID_COMP_MIPS 0x010000
  24. #define PRID_COMP_BROADCOM 0x020000
  25. #define PRID_COMP_ALCHEMY 0x030000
  26. #define PRID_COMP_SIBYTE 0x040000
  27. #define PRID_COMP_SANDCRAFT 0x050000
  28. #define PRID_COMP_NXP 0x060000
  29. #define PRID_COMP_TOSHIBA 0x070000
  30. #define PRID_COMP_LSI 0x080000
  31. #define PRID_COMP_LEXRA 0x0b0000
  32. #define PRID_COMP_CAVIUM 0x0d0000
  33. /*
  34. * Assigned values for the product ID register. In order to detect a
  35. * certain CPU type exactly eventually additional registers may need to
  36. * be examined. These are valid when 23:16 == PRID_COMP_LEGACY
  37. */
  38. #define PRID_IMP_R2000 0x0100
  39. #define PRID_IMP_AU1_REV1 0x0100
  40. #define PRID_IMP_AU1_REV2 0x0200
  41. #define PRID_IMP_R3000 0x0200 /* Same as R2000A */
  42. #define PRID_IMP_R6000 0x0300 /* Same as R3000A */
  43. #define PRID_IMP_R4000 0x0400
  44. #define PRID_IMP_R6000A 0x0600
  45. #define PRID_IMP_R10000 0x0900
  46. #define PRID_IMP_R4300 0x0b00
  47. #define PRID_IMP_VR41XX 0x0c00
  48. #define PRID_IMP_R12000 0x0e00
  49. #define PRID_IMP_R14000 0x0f00
  50. #define PRID_IMP_R8000 0x1000
  51. #define PRID_IMP_PR4450 0x1200
  52. #define PRID_IMP_R4600 0x2000
  53. #define PRID_IMP_R4700 0x2100
  54. #define PRID_IMP_TX39 0x2200
  55. #define PRID_IMP_R4640 0x2200
  56. #define PRID_IMP_R4650 0x2200 /* Same as R4640 */
  57. #define PRID_IMP_R5000 0x2300
  58. #define PRID_IMP_TX49 0x2d00
  59. #define PRID_IMP_SONIC 0x2400
  60. #define PRID_IMP_MAGIC 0x2500
  61. #define PRID_IMP_RM7000 0x2700
  62. #define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
  63. #define PRID_IMP_RM9000 0x3400
  64. #define PRID_IMP_LOONGSON1 0x4200
  65. #define PRID_IMP_R5432 0x5400
  66. #define PRID_IMP_R5500 0x5500
  67. #define PRID_IMP_LOONGSON2 0x6300
  68. #define PRID_IMP_UNKNOWN 0xff00
  69. /*
  70. * These are the PRID's for when 23:16 == PRID_COMP_MIPS
  71. */
  72. #define PRID_IMP_4KC 0x8000
  73. #define PRID_IMP_5KC 0x8100
  74. #define PRID_IMP_20KC 0x8200
  75. #define PRID_IMP_4KEC 0x8400
  76. #define PRID_IMP_4KSC 0x8600
  77. #define PRID_IMP_25KF 0x8800
  78. #define PRID_IMP_5KE 0x8900
  79. #define PRID_IMP_4KECR2 0x9000
  80. #define PRID_IMP_4KEMPR2 0x9100
  81. #define PRID_IMP_4KSD 0x9200
  82. #define PRID_IMP_24K 0x9300
  83. #define PRID_IMP_34K 0x9500
  84. #define PRID_IMP_24KE 0x9600
  85. #define PRID_IMP_74K 0x9700
  86. #define PRID_IMP_1004K 0x9900
  87. /*
  88. * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
  89. */
  90. #define PRID_IMP_SB1 0x0100
  91. #define PRID_IMP_SB1A 0x1100
  92. /*
  93. * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
  94. */
  95. #define PRID_IMP_SR71000 0x0400
  96. /*
  97. * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
  98. */
  99. #define PRID_IMP_BCM4710 0x4000
  100. #define PRID_IMP_BCM3302 0x9000
  101. /*
  102. * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
  103. */
  104. #define PRID_IMP_CAVIUM_CN38XX 0x0000
  105. #define PRID_IMP_CAVIUM_CN31XX 0x0100
  106. #define PRID_IMP_CAVIUM_CN30XX 0x0200
  107. #define PRID_IMP_CAVIUM_CN58XX 0x0300
  108. #define PRID_IMP_CAVIUM_CN56XX 0x0400
  109. #define PRID_IMP_CAVIUM_CN50XX 0x0600
  110. #define PRID_IMP_CAVIUM_CN52XX 0x0700
  111. /*
  112. * Definitions for 7:0 on legacy processors
  113. */
  114. #define PRID_REV_MASK 0x00ff
  115. #define PRID_REV_TX4927 0x0022
  116. #define PRID_REV_TX4937 0x0030
  117. #define PRID_REV_R4400 0x0040
  118. #define PRID_REV_R3000A 0x0030
  119. #define PRID_REV_R3000 0x0020
  120. #define PRID_REV_R2000A 0x0010
  121. #define PRID_REV_TX3912 0x0010
  122. #define PRID_REV_TX3922 0x0030
  123. #define PRID_REV_TX3927 0x0040
  124. #define PRID_REV_VR4111 0x0050
  125. #define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
  126. #define PRID_REV_VR4121 0x0060
  127. #define PRID_REV_VR4122 0x0070
  128. #define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
  129. #define PRID_REV_VR4130 0x0080
  130. #define PRID_REV_34K_V1_0_2 0x0022
  131. /*
  132. * Older processors used to encode processor version and revision in two
  133. * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
  134. * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
  135. * the patch number. *ARGH*
  136. */
  137. #define PRID_REV_ENCODE_44(ver, rev) \
  138. ((ver) << 4 | (rev))
  139. #define PRID_REV_ENCODE_332(ver, rev, patch) \
  140. ((ver) << 5 | (rev) << 2 | (patch))
  141. /*
  142. * FPU implementation/revision register (CP1 control register 0).
  143. *
  144. * +---------------------------------+----------------+----------------+
  145. * | 0 | Implementation | Revision |
  146. * +---------------------------------+----------------+----------------+
  147. * 31 16 15 8 7 0
  148. */
  149. #define FPIR_IMP_NONE 0x0000
  150. enum cpu_type_enum {
  151. CPU_UNKNOWN,
  152. /*
  153. * R2000 class processors
  154. */
  155. CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
  156. CPU_R3081, CPU_R3081E,
  157. /*
  158. * R6000 class processors
  159. */
  160. CPU_R6000, CPU_R6000A,
  161. /*
  162. * R4000 class processors
  163. */
  164. CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
  165. CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
  166. CPU_R4700, CPU_R5000, CPU_R5000A, CPU_R5500, CPU_NEVADA, CPU_R5432,
  167. CPU_R10000, CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121,
  168. CPU_VR4122, CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
  169. CPU_SR71000, CPU_RM9000, CPU_TX49XX,
  170. /*
  171. * R8000 class processors
  172. */
  173. CPU_R8000,
  174. /*
  175. * TX3900 class processors
  176. */
  177. CPU_TX3912, CPU_TX3922, CPU_TX3927,
  178. /*
  179. * MIPS32 class processors
  180. */
  181. CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
  182. CPU_ALCHEMY, CPU_PR4450, CPU_BCM3302, CPU_BCM4710,
  183. /*
  184. * MIPS64 class processors
  185. */
  186. CPU_5KC, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
  187. CPU_CAVIUM_OCTEON,
  188. CPU_LAST
  189. };
  190. /*
  191. * ISA Level encodings
  192. *
  193. */
  194. #define MIPS_CPU_ISA_I 0x00000001
  195. #define MIPS_CPU_ISA_II 0x00000002
  196. #define MIPS_CPU_ISA_III 0x00000004
  197. #define MIPS_CPU_ISA_IV 0x00000008
  198. #define MIPS_CPU_ISA_V 0x00000010
  199. #define MIPS_CPU_ISA_M32R1 0x00000020
  200. #define MIPS_CPU_ISA_M32R2 0x00000040
  201. #define MIPS_CPU_ISA_M64R1 0x00000080
  202. #define MIPS_CPU_ISA_M64R2 0x00000100
  203. #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_I | MIPS_CPU_ISA_II | \
  204. MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 )
  205. #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
  206. MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
  207. /*
  208. * CPU Option encodings
  209. */
  210. #define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
  211. #define MIPS_CPU_4KEX 0x00000002 /* "R4K" exception model */
  212. #define MIPS_CPU_3K_CACHE 0x00000004 /* R3000-style caches */
  213. #define MIPS_CPU_4K_CACHE 0x00000008 /* R4000-style caches */
  214. #define MIPS_CPU_TX39_CACHE 0x00000010 /* TX3900-style caches */
  215. #define MIPS_CPU_FPU 0x00000020 /* CPU has FPU */
  216. #define MIPS_CPU_32FPR 0x00000040 /* 32 dbl. prec. FP registers */
  217. #define MIPS_CPU_COUNTER 0x00000080 /* Cycle count/compare */
  218. #define MIPS_CPU_WATCH 0x00000100 /* watchpoint registers */
  219. #define MIPS_CPU_DIVEC 0x00000200 /* dedicated interrupt vector */
  220. #define MIPS_CPU_VCE 0x00000400 /* virt. coherence conflict possible */
  221. #define MIPS_CPU_CACHE_CDEX_P 0x00000800 /* Create_Dirty_Exclusive CACHE op */
  222. #define MIPS_CPU_CACHE_CDEX_S 0x00001000 /* ... same for seconary cache ... */
  223. #define MIPS_CPU_MCHECK 0x00002000 /* Machine check exception */
  224. #define MIPS_CPU_EJTAG 0x00004000 /* EJTAG exception */
  225. #define MIPS_CPU_NOFPUEX 0x00008000 /* no FPU exception */
  226. #define MIPS_CPU_LLSC 0x00010000 /* CPU has ll/sc instructions */
  227. #define MIPS_CPU_INCLUSIVE_CACHES 0x00020000 /* P-cache subset enforced */
  228. #define MIPS_CPU_PREFETCH 0x00040000 /* CPU has usable prefetch */
  229. #define MIPS_CPU_VINT 0x00080000 /* CPU supports MIPSR2 vectored interrupts */
  230. #define MIPS_CPU_VEIC 0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */
  231. #define MIPS_CPU_ULRI 0x00200000 /* CPU has ULRI feature */
  232. /*
  233. * CPU ASE encodings
  234. */
  235. #define MIPS_ASE_MIPS16 0x00000001 /* code compression */
  236. #define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */
  237. #define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */
  238. #define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */
  239. #define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */
  240. #define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */
  241. #endif /* _ASM_CPU_H */