cpu-features.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 2004 Ralf Baechle
  7. * Copyright (C) 2004 Maciej W. Rozycki
  8. */
  9. #ifndef __ASM_CPU_FEATURES_H
  10. #define __ASM_CPU_FEATURES_H
  11. #include <asm/cpu.h>
  12. #include <asm/cpu-info.h>
  13. #include <cpu-feature-overrides.h>
  14. #ifndef current_cpu_type
  15. #define current_cpu_type() current_cpu_data.cputype
  16. #endif
  17. /*
  18. * SMP assumption: Options of CPU 0 are a superset of all processors.
  19. * This is true for all known MIPS systems.
  20. */
  21. #ifndef cpu_has_tlb
  22. #define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
  23. #endif
  24. #ifndef cpu_has_4kex
  25. #define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
  26. #endif
  27. #ifndef cpu_has_3k_cache
  28. #define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
  29. #endif
  30. #define cpu_has_6k_cache 0
  31. #define cpu_has_8k_cache 0
  32. #ifndef cpu_has_4k_cache
  33. #define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
  34. #endif
  35. #ifndef cpu_has_tx39_cache
  36. #define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
  37. #endif
  38. #ifndef cpu_has_octeon_cache
  39. #define cpu_has_octeon_cache 0
  40. #endif
  41. #ifndef cpu_has_fpu
  42. #define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
  43. #define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
  44. #else
  45. #define raw_cpu_has_fpu cpu_has_fpu
  46. #endif
  47. #ifndef cpu_has_32fpr
  48. #define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
  49. #endif
  50. #ifndef cpu_has_counter
  51. #define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
  52. #endif
  53. #ifndef cpu_has_watch
  54. #define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
  55. #endif
  56. #ifndef cpu_has_divec
  57. #define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
  58. #endif
  59. #ifndef cpu_has_vce
  60. #define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
  61. #endif
  62. #ifndef cpu_has_cache_cdex_p
  63. #define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
  64. #endif
  65. #ifndef cpu_has_cache_cdex_s
  66. #define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
  67. #endif
  68. #ifndef cpu_has_prefetch
  69. #define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
  70. #endif
  71. #ifndef cpu_has_mcheck
  72. #define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
  73. #endif
  74. #ifndef cpu_has_ejtag
  75. #define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
  76. #endif
  77. #ifndef cpu_has_llsc
  78. #define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
  79. #endif
  80. #ifndef cpu_has_mips16
  81. #define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
  82. #endif
  83. #ifndef cpu_has_mdmx
  84. #define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
  85. #endif
  86. #ifndef cpu_has_mips3d
  87. #define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
  88. #endif
  89. #ifndef cpu_has_smartmips
  90. #define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
  91. #endif
  92. #ifndef cpu_has_vtag_icache
  93. #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
  94. #endif
  95. #ifndef cpu_has_dc_aliases
  96. #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
  97. #endif
  98. #ifndef cpu_has_ic_fills_f_dc
  99. #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
  100. #endif
  101. #ifndef cpu_has_pindexed_dcache
  102. #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
  103. #endif
  104. /*
  105. * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
  106. * such as the R10000 have I-Caches that snoop local stores; the embedded ones
  107. * don't. For maintaining I-cache coherency this means we need to flush the
  108. * D-cache all the way back to whever the I-cache does refills from, so the
  109. * I-cache has a chance to see the new data at all. Then we have to flush the
  110. * I-cache also.
  111. * Note we may have been rescheduled and may no longer be running on the CPU
  112. * that did the store so we can't optimize this into only doing the flush on
  113. * the local CPU.
  114. */
  115. #ifndef cpu_icache_snoops_remote_store
  116. #ifdef CONFIG_SMP
  117. #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
  118. #else
  119. #define cpu_icache_snoops_remote_store 1
  120. #endif
  121. #endif
  122. # ifndef cpu_has_mips32r1
  123. # define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
  124. # endif
  125. # ifndef cpu_has_mips32r2
  126. # define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
  127. # endif
  128. # ifndef cpu_has_mips64r1
  129. # define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
  130. # endif
  131. # ifndef cpu_has_mips64r2
  132. # define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
  133. # endif
  134. /*
  135. * Shortcuts ...
  136. */
  137. #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
  138. #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
  139. #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
  140. #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
  141. #define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
  142. cpu_has_mips64r1 | cpu_has_mips64r2)
  143. #ifndef cpu_has_mips_r2_exec_hazard
  144. #define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
  145. #endif
  146. /*
  147. * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
  148. * pre-MIPS32/MIPS53 processors have CLO, CLZ. For 64-bit kernels
  149. * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
  150. */
  151. # ifndef cpu_has_clo_clz
  152. # define cpu_has_clo_clz cpu_has_mips_r
  153. # endif
  154. #ifndef cpu_has_dsp
  155. #define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
  156. #endif
  157. #ifndef cpu_has_mipsmt
  158. #define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
  159. #endif
  160. #ifndef cpu_has_userlocal
  161. #define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
  162. #endif
  163. #ifdef CONFIG_32BIT
  164. # ifndef cpu_has_nofpuex
  165. # define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
  166. # endif
  167. # ifndef cpu_has_64bits
  168. # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  169. # endif
  170. # ifndef cpu_has_64bit_zero_reg
  171. # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  172. # endif
  173. # ifndef cpu_has_64bit_gp_regs
  174. # define cpu_has_64bit_gp_regs 0
  175. # endif
  176. # ifndef cpu_has_64bit_addresses
  177. # define cpu_has_64bit_addresses 0
  178. # endif
  179. #endif
  180. #ifdef CONFIG_64BIT
  181. # ifndef cpu_has_nofpuex
  182. # define cpu_has_nofpuex 0
  183. # endif
  184. # ifndef cpu_has_64bits
  185. # define cpu_has_64bits 1
  186. # endif
  187. # ifndef cpu_has_64bit_zero_reg
  188. # define cpu_has_64bit_zero_reg 1
  189. # endif
  190. # ifndef cpu_has_64bit_gp_regs
  191. # define cpu_has_64bit_gp_regs 1
  192. # endif
  193. # ifndef cpu_has_64bit_addresses
  194. # define cpu_has_64bit_addresses 1
  195. # endif
  196. #endif
  197. #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
  198. # define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
  199. #elif !defined(cpu_has_vint)
  200. # define cpu_has_vint 0
  201. #endif
  202. #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
  203. # define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
  204. #elif !defined(cpu_has_veic)
  205. # define cpu_has_veic 0
  206. #endif
  207. #ifndef cpu_has_inclusive_pcaches
  208. #define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
  209. #endif
  210. #ifndef cpu_dcache_line_size
  211. #define cpu_dcache_line_size() cpu_data[0].dcache.linesz
  212. #endif
  213. #ifndef cpu_icache_line_size
  214. #define cpu_icache_line_size() cpu_data[0].icache.linesz
  215. #endif
  216. #ifndef cpu_scache_line_size
  217. #define cpu_scache_line_size() cpu_data[0].scache.linesz
  218. #endif
  219. #ifndef cpu_hwrena_impl_bits
  220. #define cpu_hwrena_impl_bits 0
  221. #endif
  222. #endif /* __ASM_CPU_FEATURES_H */