setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * System-specific setup, especially interrupts.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1998 Harald Koerfgen
  9. * Copyright (C) 2000, 2001, 2002, 2003, 2005 Maciej W. Rozycki
  10. */
  11. #include <linux/console.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/ioport.h>
  15. #include <linux/module.h>
  16. #include <linux/param.h>
  17. #include <linux/sched.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/types.h>
  20. #include <linux/pm.h>
  21. #include <asm/bootinfo.h>
  22. #include <asm/cpu.h>
  23. #include <asm/cpu-features.h>
  24. #include <asm/irq.h>
  25. #include <asm/irq_cpu.h>
  26. #include <asm/mipsregs.h>
  27. #include <asm/reboot.h>
  28. #include <asm/time.h>
  29. #include <asm/traps.h>
  30. #include <asm/wbflush.h>
  31. #include <asm/dec/interrupts.h>
  32. #include <asm/dec/ioasic.h>
  33. #include <asm/dec/ioasic_addrs.h>
  34. #include <asm/dec/ioasic_ints.h>
  35. #include <asm/dec/kn01.h>
  36. #include <asm/dec/kn02.h>
  37. #include <asm/dec/kn02ba.h>
  38. #include <asm/dec/kn02ca.h>
  39. #include <asm/dec/kn03.h>
  40. #include <asm/dec/kn230.h>
  41. #include <asm/dec/system.h>
  42. extern void dec_machine_restart(char *command);
  43. extern void dec_machine_halt(void);
  44. extern void dec_machine_power_off(void);
  45. extern irqreturn_t dec_intr_halt(int irq, void *dev_id);
  46. unsigned long dec_kn_slot_base, dec_kn_slot_size;
  47. EXPORT_SYMBOL(dec_kn_slot_base);
  48. EXPORT_SYMBOL(dec_kn_slot_size);
  49. int dec_tc_bus;
  50. DEFINE_SPINLOCK(ioasic_ssr_lock);
  51. volatile u32 *ioasic_base;
  52. EXPORT_SYMBOL(ioasic_base);
  53. /*
  54. * IRQ routing and priority tables. Priorites are set as follows:
  55. *
  56. * KN01 KN230 KN02 KN02-BA KN02-CA KN03
  57. *
  58. * MEMORY CPU CPU CPU ASIC CPU CPU
  59. * RTC CPU CPU CPU ASIC CPU CPU
  60. * DMA - - - ASIC ASIC ASIC
  61. * SERIAL0 CPU CPU CSR ASIC ASIC ASIC
  62. * SERIAL1 - - - ASIC - ASIC
  63. * SCSI CPU CPU CSR ASIC ASIC ASIC
  64. * ETHERNET CPU * CSR ASIC ASIC ASIC
  65. * other - - - ASIC - -
  66. * TC2 - - CSR CPU ASIC ASIC
  67. * TC1 - - CSR CPU ASIC ASIC
  68. * TC0 - - CSR CPU ASIC ASIC
  69. * other - CPU - CPU ASIC ASIC
  70. * other - - - - CPU CPU
  71. *
  72. * * -- shared with SCSI
  73. */
  74. int dec_interrupt[DEC_NR_INTS] = {
  75. [0 ... DEC_NR_INTS - 1] = -1
  76. };
  77. EXPORT_SYMBOL(dec_interrupt);
  78. int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
  79. { { .i = ~0 }, { .p = dec_intr_unimplemented } },
  80. };
  81. int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
  82. { { .i = ~0 }, { .p = asic_intr_unimplemented } },
  83. };
  84. int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
  85. static struct irqaction ioirq = {
  86. .handler = no_action,
  87. .name = "cascade",
  88. };
  89. static struct irqaction fpuirq = {
  90. .handler = no_action,
  91. .name = "fpu",
  92. };
  93. static struct irqaction busirq = {
  94. .flags = IRQF_DISABLED,
  95. .name = "bus error",
  96. };
  97. static struct irqaction haltirq = {
  98. .handler = dec_intr_halt,
  99. .name = "halt",
  100. };
  101. /*
  102. * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
  103. */
  104. static void __init dec_be_init(void)
  105. {
  106. switch (mips_machtype) {
  107. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  108. board_be_handler = dec_kn01_be_handler;
  109. busirq.handler = dec_kn01_be_interrupt;
  110. busirq.flags |= IRQF_SHARED;
  111. dec_kn01_be_init();
  112. break;
  113. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  114. case MACH_DS5000_XX: /* DS5000/xx Maxine */
  115. board_be_handler = dec_kn02xa_be_handler;
  116. busirq.handler = dec_kn02xa_be_interrupt;
  117. dec_kn02xa_be_init();
  118. break;
  119. case MACH_DS5000_200: /* DS5000/200 3max */
  120. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  121. case MACH_DS5900: /* DS5900 bigmax */
  122. board_be_handler = dec_ecc_be_handler;
  123. busirq.handler = dec_ecc_be_interrupt;
  124. dec_ecc_be_init();
  125. break;
  126. }
  127. }
  128. void __init plat_mem_setup(void)
  129. {
  130. board_be_init = dec_be_init;
  131. wbflush_setup();
  132. _machine_restart = dec_machine_restart;
  133. _machine_halt = dec_machine_halt;
  134. pm_power_off = dec_machine_power_off;
  135. ioport_resource.start = ~0UL;
  136. ioport_resource.end = 0UL;
  137. }
  138. /*
  139. * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
  140. * or DS3100 (aka Pmax).
  141. */
  142. static int kn01_interrupt[DEC_NR_INTS] __initdata = {
  143. [DEC_IRQ_CASCADE] = -1,
  144. [DEC_IRQ_AB_RECV] = -1,
  145. [DEC_IRQ_AB_XMIT] = -1,
  146. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
  147. [DEC_IRQ_ASC] = -1,
  148. [DEC_IRQ_FLOPPY] = -1,
  149. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  150. [DEC_IRQ_HALT] = -1,
  151. [DEC_IRQ_ISDN] = -1,
  152. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
  153. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
  154. [DEC_IRQ_PSU] = -1,
  155. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
  156. [DEC_IRQ_SCC0] = -1,
  157. [DEC_IRQ_SCC1] = -1,
  158. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
  159. [DEC_IRQ_TC0] = -1,
  160. [DEC_IRQ_TC1] = -1,
  161. [DEC_IRQ_TC2] = -1,
  162. [DEC_IRQ_TIMER] = -1,
  163. [DEC_IRQ_VIDEO] = DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
  164. [DEC_IRQ_ASC_MERR] = -1,
  165. [DEC_IRQ_ASC_ERR] = -1,
  166. [DEC_IRQ_ASC_DMA] = -1,
  167. [DEC_IRQ_FLOPPY_ERR] = -1,
  168. [DEC_IRQ_ISDN_ERR] = -1,
  169. [DEC_IRQ_ISDN_RXDMA] = -1,
  170. [DEC_IRQ_ISDN_TXDMA] = -1,
  171. [DEC_IRQ_LANCE_MERR] = -1,
  172. [DEC_IRQ_SCC0A_RXERR] = -1,
  173. [DEC_IRQ_SCC0A_RXDMA] = -1,
  174. [DEC_IRQ_SCC0A_TXERR] = -1,
  175. [DEC_IRQ_SCC0A_TXDMA] = -1,
  176. [DEC_IRQ_AB_RXERR] = -1,
  177. [DEC_IRQ_AB_RXDMA] = -1,
  178. [DEC_IRQ_AB_TXERR] = -1,
  179. [DEC_IRQ_AB_TXDMA] = -1,
  180. [DEC_IRQ_SCC1A_RXERR] = -1,
  181. [DEC_IRQ_SCC1A_RXDMA] = -1,
  182. [DEC_IRQ_SCC1A_TXERR] = -1,
  183. [DEC_IRQ_SCC1A_TXDMA] = -1,
  184. };
  185. static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
  186. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
  187. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
  188. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
  189. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
  190. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
  191. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
  192. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
  193. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
  194. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
  195. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
  196. { { .i = DEC_CPU_IRQ_ALL },
  197. { .p = cpu_all_int } },
  198. };
  199. static void __init dec_init_kn01(void)
  200. {
  201. /* IRQ routing. */
  202. memcpy(&dec_interrupt, &kn01_interrupt,
  203. sizeof(kn01_interrupt));
  204. /* CPU IRQ priorities. */
  205. memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
  206. sizeof(kn01_cpu_mask_nr_tbl));
  207. mips_cpu_irq_init();
  208. } /* dec_init_kn01 */
  209. /*
  210. * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
  211. */
  212. static int kn230_interrupt[DEC_NR_INTS] __initdata = {
  213. [DEC_IRQ_CASCADE] = -1,
  214. [DEC_IRQ_AB_RECV] = -1,
  215. [DEC_IRQ_AB_XMIT] = -1,
  216. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
  217. [DEC_IRQ_ASC] = -1,
  218. [DEC_IRQ_FLOPPY] = -1,
  219. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  220. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
  221. [DEC_IRQ_ISDN] = -1,
  222. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
  223. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
  224. [DEC_IRQ_PSU] = -1,
  225. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
  226. [DEC_IRQ_SCC0] = -1,
  227. [DEC_IRQ_SCC1] = -1,
  228. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
  229. [DEC_IRQ_TC0] = -1,
  230. [DEC_IRQ_TC1] = -1,
  231. [DEC_IRQ_TC2] = -1,
  232. [DEC_IRQ_TIMER] = -1,
  233. [DEC_IRQ_VIDEO] = -1,
  234. [DEC_IRQ_ASC_MERR] = -1,
  235. [DEC_IRQ_ASC_ERR] = -1,
  236. [DEC_IRQ_ASC_DMA] = -1,
  237. [DEC_IRQ_FLOPPY_ERR] = -1,
  238. [DEC_IRQ_ISDN_ERR] = -1,
  239. [DEC_IRQ_ISDN_RXDMA] = -1,
  240. [DEC_IRQ_ISDN_TXDMA] = -1,
  241. [DEC_IRQ_LANCE_MERR] = -1,
  242. [DEC_IRQ_SCC0A_RXERR] = -1,
  243. [DEC_IRQ_SCC0A_RXDMA] = -1,
  244. [DEC_IRQ_SCC0A_TXERR] = -1,
  245. [DEC_IRQ_SCC0A_TXDMA] = -1,
  246. [DEC_IRQ_AB_RXERR] = -1,
  247. [DEC_IRQ_AB_RXDMA] = -1,
  248. [DEC_IRQ_AB_TXERR] = -1,
  249. [DEC_IRQ_AB_TXDMA] = -1,
  250. [DEC_IRQ_SCC1A_RXERR] = -1,
  251. [DEC_IRQ_SCC1A_RXDMA] = -1,
  252. [DEC_IRQ_SCC1A_TXERR] = -1,
  253. [DEC_IRQ_SCC1A_TXDMA] = -1,
  254. };
  255. static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
  256. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
  257. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
  258. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
  259. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
  260. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
  261. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
  262. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
  263. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
  264. { { .i = DEC_CPU_IRQ_ALL },
  265. { .p = cpu_all_int } },
  266. };
  267. static void __init dec_init_kn230(void)
  268. {
  269. /* IRQ routing. */
  270. memcpy(&dec_interrupt, &kn230_interrupt,
  271. sizeof(kn230_interrupt));
  272. /* CPU IRQ priorities. */
  273. memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
  274. sizeof(kn230_cpu_mask_nr_tbl));
  275. mips_cpu_irq_init();
  276. } /* dec_init_kn230 */
  277. /*
  278. * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
  279. */
  280. static int kn02_interrupt[DEC_NR_INTS] __initdata = {
  281. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
  282. [DEC_IRQ_AB_RECV] = -1,
  283. [DEC_IRQ_AB_XMIT] = -1,
  284. [DEC_IRQ_DZ11] = KN02_IRQ_NR(KN02_CSR_INR_DZ11),
  285. [DEC_IRQ_ASC] = KN02_IRQ_NR(KN02_CSR_INR_ASC),
  286. [DEC_IRQ_FLOPPY] = -1,
  287. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  288. [DEC_IRQ_HALT] = -1,
  289. [DEC_IRQ_ISDN] = -1,
  290. [DEC_IRQ_LANCE] = KN02_IRQ_NR(KN02_CSR_INR_LANCE),
  291. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
  292. [DEC_IRQ_PSU] = -1,
  293. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
  294. [DEC_IRQ_SCC0] = -1,
  295. [DEC_IRQ_SCC1] = -1,
  296. [DEC_IRQ_SII] = -1,
  297. [DEC_IRQ_TC0] = KN02_IRQ_NR(KN02_CSR_INR_TC0),
  298. [DEC_IRQ_TC1] = KN02_IRQ_NR(KN02_CSR_INR_TC1),
  299. [DEC_IRQ_TC2] = KN02_IRQ_NR(KN02_CSR_INR_TC2),
  300. [DEC_IRQ_TIMER] = -1,
  301. [DEC_IRQ_VIDEO] = -1,
  302. [DEC_IRQ_ASC_MERR] = -1,
  303. [DEC_IRQ_ASC_ERR] = -1,
  304. [DEC_IRQ_ASC_DMA] = -1,
  305. [DEC_IRQ_FLOPPY_ERR] = -1,
  306. [DEC_IRQ_ISDN_ERR] = -1,
  307. [DEC_IRQ_ISDN_RXDMA] = -1,
  308. [DEC_IRQ_ISDN_TXDMA] = -1,
  309. [DEC_IRQ_LANCE_MERR] = -1,
  310. [DEC_IRQ_SCC0A_RXERR] = -1,
  311. [DEC_IRQ_SCC0A_RXDMA] = -1,
  312. [DEC_IRQ_SCC0A_TXERR] = -1,
  313. [DEC_IRQ_SCC0A_TXDMA] = -1,
  314. [DEC_IRQ_AB_RXERR] = -1,
  315. [DEC_IRQ_AB_RXDMA] = -1,
  316. [DEC_IRQ_AB_TXERR] = -1,
  317. [DEC_IRQ_AB_TXDMA] = -1,
  318. [DEC_IRQ_SCC1A_RXERR] = -1,
  319. [DEC_IRQ_SCC1A_RXDMA] = -1,
  320. [DEC_IRQ_SCC1A_TXERR] = -1,
  321. [DEC_IRQ_SCC1A_TXDMA] = -1,
  322. };
  323. static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
  324. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
  325. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
  326. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
  327. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
  328. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
  329. { .p = kn02_io_int } },
  330. { { .i = DEC_CPU_IRQ_ALL },
  331. { .p = cpu_all_int } },
  332. };
  333. static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
  334. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
  335. { .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
  336. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
  337. { .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
  338. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
  339. { .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
  340. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
  341. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
  342. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
  343. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
  344. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
  345. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
  346. { { .i = KN02_IRQ_ALL },
  347. { .p = kn02_all_int } },
  348. };
  349. static void __init dec_init_kn02(void)
  350. {
  351. /* IRQ routing. */
  352. memcpy(&dec_interrupt, &kn02_interrupt,
  353. sizeof(kn02_interrupt));
  354. /* CPU IRQ priorities. */
  355. memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
  356. sizeof(kn02_cpu_mask_nr_tbl));
  357. /* KN02 CSR IRQ priorities. */
  358. memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
  359. sizeof(kn02_asic_mask_nr_tbl));
  360. mips_cpu_irq_init();
  361. init_kn02_irqs(KN02_IRQ_BASE);
  362. } /* dec_init_kn02 */
  363. /*
  364. * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
  365. * (xx = 20, 25, 33), aka 3min. Also applies to KN04(-BA), aka
  366. * DS5000/150, aka 4min.
  367. */
  368. static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
  369. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
  370. [DEC_IRQ_AB_RECV] = -1,
  371. [DEC_IRQ_AB_XMIT] = -1,
  372. [DEC_IRQ_DZ11] = -1,
  373. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02BA_IO_INR_ASC),
  374. [DEC_IRQ_FLOPPY] = -1,
  375. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  376. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
  377. [DEC_IRQ_ISDN] = -1,
  378. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02BA_IO_INR_LANCE),
  379. [DEC_IRQ_BUS] = IO_IRQ_NR(KN02BA_IO_INR_BUS),
  380. [DEC_IRQ_PSU] = IO_IRQ_NR(KN02BA_IO_INR_PSU),
  381. [DEC_IRQ_RTC] = IO_IRQ_NR(KN02BA_IO_INR_RTC),
  382. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02BA_IO_INR_SCC0),
  383. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN02BA_IO_INR_SCC1),
  384. [DEC_IRQ_SII] = -1,
  385. [DEC_IRQ_TC0] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
  386. [DEC_IRQ_TC1] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
  387. [DEC_IRQ_TC2] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
  388. [DEC_IRQ_TIMER] = -1,
  389. [DEC_IRQ_VIDEO] = -1,
  390. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  391. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  392. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  393. [DEC_IRQ_FLOPPY_ERR] = -1,
  394. [DEC_IRQ_ISDN_ERR] = -1,
  395. [DEC_IRQ_ISDN_RXDMA] = -1,
  396. [DEC_IRQ_ISDN_TXDMA] = -1,
  397. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  398. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  399. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  400. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  401. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  402. [DEC_IRQ_AB_RXERR] = -1,
  403. [DEC_IRQ_AB_RXDMA] = -1,
  404. [DEC_IRQ_AB_TXERR] = -1,
  405. [DEC_IRQ_AB_TXDMA] = -1,
  406. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  407. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  408. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  409. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  410. };
  411. static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
  412. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
  413. { .p = kn02xa_io_int } },
  414. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
  415. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
  416. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
  417. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
  418. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
  419. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
  420. { { .i = DEC_CPU_IRQ_ALL },
  421. { .p = cpu_all_int } },
  422. };
  423. static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
  424. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
  425. { .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
  426. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
  427. { .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
  428. { { .i = IO_IRQ_DMA },
  429. { .p = asic_dma_int } },
  430. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
  431. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
  432. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
  433. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
  434. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
  435. { .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
  436. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
  437. { .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
  438. { { .i = IO_IRQ_ALL },
  439. { .p = asic_all_int } },
  440. };
  441. static void __init dec_init_kn02ba(void)
  442. {
  443. /* IRQ routing. */
  444. memcpy(&dec_interrupt, &kn02ba_interrupt,
  445. sizeof(kn02ba_interrupt));
  446. /* CPU IRQ priorities. */
  447. memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
  448. sizeof(kn02ba_cpu_mask_nr_tbl));
  449. /* I/O ASIC IRQ priorities. */
  450. memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
  451. sizeof(kn02ba_asic_mask_nr_tbl));
  452. mips_cpu_irq_init();
  453. init_ioasic_irqs(IO_IRQ_BASE);
  454. } /* dec_init_kn02ba */
  455. /*
  456. * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
  457. * (xx = 20, 25, 33), aka MAXine. Also applies to KN04(-CA), aka
  458. * DS5000/50, aka 4MAXine.
  459. */
  460. static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
  461. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
  462. [DEC_IRQ_AB_RECV] = IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
  463. [DEC_IRQ_AB_XMIT] = IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
  464. [DEC_IRQ_DZ11] = -1,
  465. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02CA_IO_INR_ASC),
  466. [DEC_IRQ_FLOPPY] = IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
  467. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  468. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
  469. [DEC_IRQ_ISDN] = IO_IRQ_NR(KN02CA_IO_INR_ISDN),
  470. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02CA_IO_INR_LANCE),
  471. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
  472. [DEC_IRQ_PSU] = -1,
  473. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
  474. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02CA_IO_INR_SCC0),
  475. [DEC_IRQ_SCC1] = -1,
  476. [DEC_IRQ_SII] = -1,
  477. [DEC_IRQ_TC0] = IO_IRQ_NR(KN02CA_IO_INR_TC0),
  478. [DEC_IRQ_TC1] = IO_IRQ_NR(KN02CA_IO_INR_TC1),
  479. [DEC_IRQ_TC2] = -1,
  480. [DEC_IRQ_TIMER] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
  481. [DEC_IRQ_VIDEO] = IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
  482. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  483. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  484. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  485. [DEC_IRQ_FLOPPY_ERR] = IO_IRQ_NR(IO_INR_FLOPPY_ERR),
  486. [DEC_IRQ_ISDN_ERR] = IO_IRQ_NR(IO_INR_ISDN_ERR),
  487. [DEC_IRQ_ISDN_RXDMA] = IO_IRQ_NR(IO_INR_ISDN_RXDMA),
  488. [DEC_IRQ_ISDN_TXDMA] = IO_IRQ_NR(IO_INR_ISDN_TXDMA),
  489. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  490. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  491. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  492. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  493. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  494. [DEC_IRQ_AB_RXERR] = IO_IRQ_NR(IO_INR_AB_RXERR),
  495. [DEC_IRQ_AB_RXDMA] = IO_IRQ_NR(IO_INR_AB_RXDMA),
  496. [DEC_IRQ_AB_TXERR] = IO_IRQ_NR(IO_INR_AB_TXERR),
  497. [DEC_IRQ_AB_TXDMA] = IO_IRQ_NR(IO_INR_AB_TXDMA),
  498. [DEC_IRQ_SCC1A_RXERR] = -1,
  499. [DEC_IRQ_SCC1A_RXDMA] = -1,
  500. [DEC_IRQ_SCC1A_TXERR] = -1,
  501. [DEC_IRQ_SCC1A_TXDMA] = -1,
  502. };
  503. static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
  504. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
  505. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
  506. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
  507. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
  508. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
  509. { .p = kn02xa_io_int } },
  510. { { .i = DEC_CPU_IRQ_ALL },
  511. { .p = cpu_all_int } },
  512. };
  513. static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
  514. { { .i = IO_IRQ_DMA },
  515. { .p = asic_dma_int } },
  516. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
  517. { .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
  518. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
  519. { .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
  520. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
  521. { .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
  522. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
  523. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
  524. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
  525. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
  526. { { .i = IO_IRQ_ALL },
  527. { .p = asic_all_int } },
  528. };
  529. static void __init dec_init_kn02ca(void)
  530. {
  531. /* IRQ routing. */
  532. memcpy(&dec_interrupt, &kn02ca_interrupt,
  533. sizeof(kn02ca_interrupt));
  534. /* CPU IRQ priorities. */
  535. memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
  536. sizeof(kn02ca_cpu_mask_nr_tbl));
  537. /* I/O ASIC IRQ priorities. */
  538. memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
  539. sizeof(kn02ca_asic_mask_nr_tbl));
  540. mips_cpu_irq_init();
  541. init_ioasic_irqs(IO_IRQ_BASE);
  542. } /* dec_init_kn02ca */
  543. /*
  544. * Machine-specific initialisation for KN03, aka DS5000/240,
  545. * aka 3max+ and DS5900, aka BIGmax. Also applies to KN05, aka
  546. * DS5000/260, aka 4max+ and DS5900/260.
  547. */
  548. static int kn03_interrupt[DEC_NR_INTS] __initdata = {
  549. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
  550. [DEC_IRQ_AB_RECV] = -1,
  551. [DEC_IRQ_AB_XMIT] = -1,
  552. [DEC_IRQ_DZ11] = -1,
  553. [DEC_IRQ_ASC] = IO_IRQ_NR(KN03_IO_INR_ASC),
  554. [DEC_IRQ_FLOPPY] = -1,
  555. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  556. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
  557. [DEC_IRQ_ISDN] = -1,
  558. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN03_IO_INR_LANCE),
  559. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
  560. [DEC_IRQ_PSU] = IO_IRQ_NR(KN03_IO_INR_PSU),
  561. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
  562. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN03_IO_INR_SCC0),
  563. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN03_IO_INR_SCC1),
  564. [DEC_IRQ_SII] = -1,
  565. [DEC_IRQ_TC0] = IO_IRQ_NR(KN03_IO_INR_TC0),
  566. [DEC_IRQ_TC1] = IO_IRQ_NR(KN03_IO_INR_TC1),
  567. [DEC_IRQ_TC2] = IO_IRQ_NR(KN03_IO_INR_TC2),
  568. [DEC_IRQ_TIMER] = -1,
  569. [DEC_IRQ_VIDEO] = -1,
  570. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  571. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  572. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  573. [DEC_IRQ_FLOPPY_ERR] = -1,
  574. [DEC_IRQ_ISDN_ERR] = -1,
  575. [DEC_IRQ_ISDN_RXDMA] = -1,
  576. [DEC_IRQ_ISDN_TXDMA] = -1,
  577. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  578. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  579. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  580. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  581. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  582. [DEC_IRQ_AB_RXERR] = -1,
  583. [DEC_IRQ_AB_RXDMA] = -1,
  584. [DEC_IRQ_AB_TXERR] = -1,
  585. [DEC_IRQ_AB_TXDMA] = -1,
  586. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  587. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  588. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  589. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  590. };
  591. static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
  592. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
  593. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
  594. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
  595. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
  596. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
  597. { .p = kn03_io_int } },
  598. { { .i = DEC_CPU_IRQ_ALL },
  599. { .p = cpu_all_int } },
  600. };
  601. static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
  602. { { .i = IO_IRQ_DMA },
  603. { .p = asic_dma_int } },
  604. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
  605. { .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
  606. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
  607. { .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
  608. { { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
  609. { .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
  610. { { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
  611. { .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
  612. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
  613. { .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
  614. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
  615. { .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
  616. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
  617. { .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
  618. { { .i = IO_IRQ_ALL },
  619. { .p = asic_all_int } },
  620. };
  621. static void __init dec_init_kn03(void)
  622. {
  623. /* IRQ routing. */
  624. memcpy(&dec_interrupt, &kn03_interrupt,
  625. sizeof(kn03_interrupt));
  626. /* CPU IRQ priorities. */
  627. memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
  628. sizeof(kn03_cpu_mask_nr_tbl));
  629. /* I/O ASIC IRQ priorities. */
  630. memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
  631. sizeof(kn03_asic_mask_nr_tbl));
  632. mips_cpu_irq_init();
  633. init_ioasic_irqs(IO_IRQ_BASE);
  634. } /* dec_init_kn03 */
  635. void __init arch_init_irq(void)
  636. {
  637. switch (mips_machtype) {
  638. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  639. dec_init_kn01();
  640. break;
  641. case MACH_DS5100: /* DS5100 MIPSmate */
  642. dec_init_kn230();
  643. break;
  644. case MACH_DS5000_200: /* DS5000/200 3max */
  645. dec_init_kn02();
  646. break;
  647. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  648. dec_init_kn02ba();
  649. break;
  650. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  651. case MACH_DS5900: /* DS5900 bigmax */
  652. dec_init_kn03();
  653. break;
  654. case MACH_DS5000_XX: /* Personal DS5000/xx */
  655. dec_init_kn02ca();
  656. break;
  657. case MACH_DS5800: /* DS5800 Isis */
  658. panic("Don't know how to set this up!");
  659. break;
  660. case MACH_DS5400: /* DS5400 MIPSfair */
  661. panic("Don't know how to set this up!");
  662. break;
  663. case MACH_DS5500: /* DS5500 MIPSfair-2 */
  664. panic("Don't know how to set this up!");
  665. break;
  666. }
  667. /* Free the FPU interrupt if the exception is present. */
  668. if (!cpu_has_nofpuex) {
  669. cpu_fpu_mask = 0;
  670. dec_interrupt[DEC_IRQ_FPU] = -1;
  671. }
  672. /* Register board interrupts: FPU and cascade. */
  673. if (dec_interrupt[DEC_IRQ_FPU] >= 0)
  674. setup_irq(dec_interrupt[DEC_IRQ_FPU], &fpuirq);
  675. if (dec_interrupt[DEC_IRQ_CASCADE] >= 0)
  676. setup_irq(dec_interrupt[DEC_IRQ_CASCADE], &ioirq);
  677. /* Register the bus error interrupt. */
  678. if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq.handler)
  679. setup_irq(dec_interrupt[DEC_IRQ_BUS], &busirq);
  680. /* Register the HALT interrupt. */
  681. if (dec_interrupt[DEC_IRQ_HALT] >= 0)
  682. setup_irq(dec_interrupt[DEC_IRQ_HALT], &haltirq);
  683. }
  684. asmlinkage unsigned int dec_irq_dispatch(unsigned int irq)
  685. {
  686. do_IRQ(irq);
  687. return 0;
  688. }