gpio.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  44. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  45. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  46. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP730 specific GPIO registers
  66. */
  67. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  68. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  69. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  70. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  71. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  72. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  73. #define OMAP730_GPIO_DATA_INPUT 0x00
  74. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP730_GPIO_DIR_CONTROL 0x08
  76. #define OMAP730_GPIO_INT_CONTROL 0x0c
  77. #define OMAP730_GPIO_INT_MASK 0x10
  78. #define OMAP730_GPIO_INT_STATUS 0x14
  79. /*
  80. * OMAP850 specific GPIO registers
  81. */
  82. #define OMAP850_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  83. #define OMAP850_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  84. #define OMAP850_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  85. #define OMAP850_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  86. #define OMAP850_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  87. #define OMAP850_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  88. #define OMAP850_GPIO_DATA_INPUT 0x00
  89. #define OMAP850_GPIO_DATA_OUTPUT 0x04
  90. #define OMAP850_GPIO_DIR_CONTROL 0x08
  91. #define OMAP850_GPIO_INT_CONTROL 0x0c
  92. #define OMAP850_GPIO_INT_MASK 0x10
  93. #define OMAP850_GPIO_INT_STATUS 0x14
  94. /*
  95. * omap24xx specific GPIO registers
  96. */
  97. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  98. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  99. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  100. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  101. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  102. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  103. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  104. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  105. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  106. #define OMAP24XX_GPIO_REVISION 0x0000
  107. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  108. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  109. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  110. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  111. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  112. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  113. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  114. #define OMAP24XX_GPIO_CTRL 0x0030
  115. #define OMAP24XX_GPIO_OE 0x0034
  116. #define OMAP24XX_GPIO_DATAIN 0x0038
  117. #define OMAP24XX_GPIO_DATAOUT 0x003c
  118. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  119. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  120. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  121. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  122. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  123. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  124. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  125. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  126. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  127. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  128. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  129. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  130. /*
  131. * omap34xx specific GPIO registers
  132. */
  133. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  134. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  135. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  136. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  137. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  138. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  139. /*
  140. * OMAP44XX specific GPIO registers
  141. */
  142. #define OMAP44XX_GPIO1_BASE IO_ADDRESS(0x4a310000)
  143. #define OMAP44XX_GPIO2_BASE IO_ADDRESS(0x48055000)
  144. #define OMAP44XX_GPIO3_BASE IO_ADDRESS(0x48057000)
  145. #define OMAP44XX_GPIO4_BASE IO_ADDRESS(0x48059000)
  146. #define OMAP44XX_GPIO5_BASE IO_ADDRESS(0x4805B000)
  147. #define OMAP44XX_GPIO6_BASE IO_ADDRESS(0x4805D000)
  148. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  149. struct gpio_bank {
  150. void __iomem *base;
  151. u16 irq;
  152. u16 virtual_irq_start;
  153. int method;
  154. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  155. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  156. u32 suspend_wakeup;
  157. u32 saved_wakeup;
  158. #endif
  159. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  160. defined(CONFIG_ARCH_OMAP4)
  161. u32 non_wakeup_gpios;
  162. u32 enabled_non_wakeup_gpios;
  163. u32 saved_datain;
  164. u32 saved_fallingdetect;
  165. u32 saved_risingdetect;
  166. #endif
  167. u32 level_mask;
  168. spinlock_t lock;
  169. struct gpio_chip chip;
  170. struct clk *dbck;
  171. };
  172. #define METHOD_MPUIO 0
  173. #define METHOD_GPIO_1510 1
  174. #define METHOD_GPIO_1610 2
  175. #define METHOD_GPIO_730 3
  176. #define METHOD_GPIO_850 4
  177. #define METHOD_GPIO_24XX 5
  178. #ifdef CONFIG_ARCH_OMAP16XX
  179. static struct gpio_bank gpio_bank_1610[5] = {
  180. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  181. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  182. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  183. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  184. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  185. };
  186. #endif
  187. #ifdef CONFIG_ARCH_OMAP15XX
  188. static struct gpio_bank gpio_bank_1510[2] = {
  189. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  190. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  191. };
  192. #endif
  193. #ifdef CONFIG_ARCH_OMAP730
  194. static struct gpio_bank gpio_bank_730[7] = {
  195. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  196. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  197. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  198. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  199. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  200. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  201. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  202. };
  203. #endif
  204. #ifdef CONFIG_ARCH_OMAP850
  205. static struct gpio_bank gpio_bank_850[7] = {
  206. { OMAP_MPUIO_BASE, INT_850_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  207. { OMAP850_GPIO1_BASE, INT_850_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_850 },
  208. { OMAP850_GPIO2_BASE, INT_850_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_850 },
  209. { OMAP850_GPIO3_BASE, INT_850_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_850 },
  210. { OMAP850_GPIO4_BASE, INT_850_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_850 },
  211. { OMAP850_GPIO5_BASE, INT_850_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_850 },
  212. { OMAP850_GPIO6_BASE, INT_850_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_850 },
  213. };
  214. #endif
  215. #ifdef CONFIG_ARCH_OMAP24XX
  216. static struct gpio_bank gpio_bank_242x[4] = {
  217. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  218. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  219. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  220. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  221. };
  222. static struct gpio_bank gpio_bank_243x[5] = {
  223. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  224. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  225. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  226. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  227. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  228. };
  229. #endif
  230. #ifdef CONFIG_ARCH_OMAP34XX
  231. static struct gpio_bank gpio_bank_34xx[6] = {
  232. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  233. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  234. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  235. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  236. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  237. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  238. };
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP4
  241. static struct gpio_bank gpio_bank_44xx[6] = {
  242. { OMAP44XX_GPIO1_BASE, INT_44XX_GPIO_BANK1, IH_GPIO_BASE, \
  243. METHOD_GPIO_24XX },
  244. { OMAP44XX_GPIO2_BASE, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32, \
  245. METHOD_GPIO_24XX },
  246. { OMAP44XX_GPIO3_BASE, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64, \
  247. METHOD_GPIO_24XX },
  248. { OMAP44XX_GPIO4_BASE, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96, \
  249. METHOD_GPIO_24XX },
  250. { OMAP44XX_GPIO5_BASE, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128, \
  251. METHOD_GPIO_24XX },
  252. { OMAP44XX_GPIO6_BASE, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160, \
  253. METHOD_GPIO_24XX },
  254. };
  255. #endif
  256. static struct gpio_bank *gpio_bank;
  257. static int gpio_bank_count;
  258. static inline struct gpio_bank *get_gpio_bank(int gpio)
  259. {
  260. if (cpu_is_omap15xx()) {
  261. if (OMAP_GPIO_IS_MPUIO(gpio))
  262. return &gpio_bank[0];
  263. return &gpio_bank[1];
  264. }
  265. if (cpu_is_omap16xx()) {
  266. if (OMAP_GPIO_IS_MPUIO(gpio))
  267. return &gpio_bank[0];
  268. return &gpio_bank[1 + (gpio >> 4)];
  269. }
  270. if (cpu_is_omap7xx()) {
  271. if (OMAP_GPIO_IS_MPUIO(gpio))
  272. return &gpio_bank[0];
  273. return &gpio_bank[1 + (gpio >> 5)];
  274. }
  275. if (cpu_is_omap24xx())
  276. return &gpio_bank[gpio >> 5];
  277. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  278. return &gpio_bank[gpio >> 5];
  279. BUG();
  280. return NULL;
  281. }
  282. static inline int get_gpio_index(int gpio)
  283. {
  284. if (cpu_is_omap7xx())
  285. return gpio & 0x1f;
  286. if (cpu_is_omap24xx())
  287. return gpio & 0x1f;
  288. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  289. return gpio & 0x1f;
  290. return gpio & 0x0f;
  291. }
  292. static inline int gpio_valid(int gpio)
  293. {
  294. if (gpio < 0)
  295. return -1;
  296. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  297. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  298. return -1;
  299. return 0;
  300. }
  301. if (cpu_is_omap15xx() && gpio < 16)
  302. return 0;
  303. if ((cpu_is_omap16xx()) && gpio < 64)
  304. return 0;
  305. if (cpu_is_omap7xx() && gpio < 192)
  306. return 0;
  307. if (cpu_is_omap24xx() && gpio < 128)
  308. return 0;
  309. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  310. return 0;
  311. return -1;
  312. }
  313. static int check_gpio(int gpio)
  314. {
  315. if (unlikely(gpio_valid(gpio)) < 0) {
  316. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  317. dump_stack();
  318. return -1;
  319. }
  320. return 0;
  321. }
  322. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  323. {
  324. void __iomem *reg = bank->base;
  325. u32 l;
  326. switch (bank->method) {
  327. #ifdef CONFIG_ARCH_OMAP1
  328. case METHOD_MPUIO:
  329. reg += OMAP_MPUIO_IO_CNTL;
  330. break;
  331. #endif
  332. #ifdef CONFIG_ARCH_OMAP15XX
  333. case METHOD_GPIO_1510:
  334. reg += OMAP1510_GPIO_DIR_CONTROL;
  335. break;
  336. #endif
  337. #ifdef CONFIG_ARCH_OMAP16XX
  338. case METHOD_GPIO_1610:
  339. reg += OMAP1610_GPIO_DIRECTION;
  340. break;
  341. #endif
  342. #ifdef CONFIG_ARCH_OMAP730
  343. case METHOD_GPIO_730:
  344. reg += OMAP730_GPIO_DIR_CONTROL;
  345. break;
  346. #endif
  347. #ifdef CONFIG_ARCH_OMAP850
  348. case METHOD_GPIO_850:
  349. reg += OMAP850_GPIO_DIR_CONTROL;
  350. break;
  351. #endif
  352. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  353. defined(CONFIG_ARCH_OMAP4)
  354. case METHOD_GPIO_24XX:
  355. reg += OMAP24XX_GPIO_OE;
  356. break;
  357. #endif
  358. default:
  359. WARN_ON(1);
  360. return;
  361. }
  362. l = __raw_readl(reg);
  363. if (is_input)
  364. l |= 1 << gpio;
  365. else
  366. l &= ~(1 << gpio);
  367. __raw_writel(l, reg);
  368. }
  369. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  370. {
  371. void __iomem *reg = bank->base;
  372. u32 l = 0;
  373. switch (bank->method) {
  374. #ifdef CONFIG_ARCH_OMAP1
  375. case METHOD_MPUIO:
  376. reg += OMAP_MPUIO_OUTPUT;
  377. l = __raw_readl(reg);
  378. if (enable)
  379. l |= 1 << gpio;
  380. else
  381. l &= ~(1 << gpio);
  382. break;
  383. #endif
  384. #ifdef CONFIG_ARCH_OMAP15XX
  385. case METHOD_GPIO_1510:
  386. reg += OMAP1510_GPIO_DATA_OUTPUT;
  387. l = __raw_readl(reg);
  388. if (enable)
  389. l |= 1 << gpio;
  390. else
  391. l &= ~(1 << gpio);
  392. break;
  393. #endif
  394. #ifdef CONFIG_ARCH_OMAP16XX
  395. case METHOD_GPIO_1610:
  396. if (enable)
  397. reg += OMAP1610_GPIO_SET_DATAOUT;
  398. else
  399. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  400. l = 1 << gpio;
  401. break;
  402. #endif
  403. #ifdef CONFIG_ARCH_OMAP730
  404. case METHOD_GPIO_730:
  405. reg += OMAP730_GPIO_DATA_OUTPUT;
  406. l = __raw_readl(reg);
  407. if (enable)
  408. l |= 1 << gpio;
  409. else
  410. l &= ~(1 << gpio);
  411. break;
  412. #endif
  413. #ifdef CONFIG_ARCH_OMAP850
  414. case METHOD_GPIO_850:
  415. reg += OMAP850_GPIO_DATA_OUTPUT;
  416. l = __raw_readl(reg);
  417. if (enable)
  418. l |= 1 << gpio;
  419. else
  420. l &= ~(1 << gpio);
  421. break;
  422. #endif
  423. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  424. defined(CONFIG_ARCH_OMAP4)
  425. case METHOD_GPIO_24XX:
  426. if (enable)
  427. reg += OMAP24XX_GPIO_SETDATAOUT;
  428. else
  429. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  430. l = 1 << gpio;
  431. break;
  432. #endif
  433. default:
  434. WARN_ON(1);
  435. return;
  436. }
  437. __raw_writel(l, reg);
  438. }
  439. static int __omap_get_gpio_datain(int gpio)
  440. {
  441. struct gpio_bank *bank;
  442. void __iomem *reg;
  443. if (check_gpio(gpio) < 0)
  444. return -EINVAL;
  445. bank = get_gpio_bank(gpio);
  446. reg = bank->base;
  447. switch (bank->method) {
  448. #ifdef CONFIG_ARCH_OMAP1
  449. case METHOD_MPUIO:
  450. reg += OMAP_MPUIO_INPUT_LATCH;
  451. break;
  452. #endif
  453. #ifdef CONFIG_ARCH_OMAP15XX
  454. case METHOD_GPIO_1510:
  455. reg += OMAP1510_GPIO_DATA_INPUT;
  456. break;
  457. #endif
  458. #ifdef CONFIG_ARCH_OMAP16XX
  459. case METHOD_GPIO_1610:
  460. reg += OMAP1610_GPIO_DATAIN;
  461. break;
  462. #endif
  463. #ifdef CONFIG_ARCH_OMAP730
  464. case METHOD_GPIO_730:
  465. reg += OMAP730_GPIO_DATA_INPUT;
  466. break;
  467. #endif
  468. #ifdef CONFIG_ARCH_OMAP850
  469. case METHOD_GPIO_850:
  470. reg += OMAP850_GPIO_DATA_INPUT;
  471. break;
  472. #endif
  473. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  474. defined(CONFIG_ARCH_OMAP4)
  475. case METHOD_GPIO_24XX:
  476. reg += OMAP24XX_GPIO_DATAIN;
  477. break;
  478. #endif
  479. default:
  480. return -EINVAL;
  481. }
  482. return (__raw_readl(reg)
  483. & (1 << get_gpio_index(gpio))) != 0;
  484. }
  485. #define MOD_REG_BIT(reg, bit_mask, set) \
  486. do { \
  487. int l = __raw_readl(base + reg); \
  488. if (set) l |= bit_mask; \
  489. else l &= ~bit_mask; \
  490. __raw_writel(l, base + reg); \
  491. } while(0)
  492. void omap_set_gpio_debounce(int gpio, int enable)
  493. {
  494. struct gpio_bank *bank;
  495. void __iomem *reg;
  496. unsigned long flags;
  497. u32 val, l = 1 << get_gpio_index(gpio);
  498. if (cpu_class_is_omap1())
  499. return;
  500. bank = get_gpio_bank(gpio);
  501. reg = bank->base;
  502. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  503. spin_lock_irqsave(&bank->lock, flags);
  504. val = __raw_readl(reg);
  505. if (enable && !(val & l))
  506. val |= l;
  507. else if (!enable && (val & l))
  508. val &= ~l;
  509. else
  510. goto done;
  511. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  512. if (enable)
  513. clk_enable(bank->dbck);
  514. else
  515. clk_disable(bank->dbck);
  516. }
  517. __raw_writel(val, reg);
  518. done:
  519. spin_unlock_irqrestore(&bank->lock, flags);
  520. }
  521. EXPORT_SYMBOL(omap_set_gpio_debounce);
  522. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  523. {
  524. struct gpio_bank *bank;
  525. void __iomem *reg;
  526. if (cpu_class_is_omap1())
  527. return;
  528. bank = get_gpio_bank(gpio);
  529. reg = bank->base;
  530. enc_time &= 0xff;
  531. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  532. __raw_writel(enc_time, reg);
  533. }
  534. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  535. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  536. defined(CONFIG_ARCH_OMAP4)
  537. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  538. int trigger)
  539. {
  540. void __iomem *base = bank->base;
  541. u32 gpio_bit = 1 << gpio;
  542. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  543. trigger & IRQ_TYPE_LEVEL_LOW);
  544. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  545. trigger & IRQ_TYPE_LEVEL_HIGH);
  546. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  547. trigger & IRQ_TYPE_EDGE_RISING);
  548. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  549. trigger & IRQ_TYPE_EDGE_FALLING);
  550. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  551. if (trigger != 0)
  552. __raw_writel(1 << gpio, bank->base
  553. + OMAP24XX_GPIO_SETWKUENA);
  554. else
  555. __raw_writel(1 << gpio, bank->base
  556. + OMAP24XX_GPIO_CLEARWKUENA);
  557. } else {
  558. if (trigger != 0)
  559. bank->enabled_non_wakeup_gpios |= gpio_bit;
  560. else
  561. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  562. }
  563. bank->level_mask =
  564. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  565. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  566. }
  567. #endif
  568. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  569. {
  570. void __iomem *reg = bank->base;
  571. u32 l = 0;
  572. switch (bank->method) {
  573. #ifdef CONFIG_ARCH_OMAP1
  574. case METHOD_MPUIO:
  575. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  576. l = __raw_readl(reg);
  577. if (trigger & IRQ_TYPE_EDGE_RISING)
  578. l |= 1 << gpio;
  579. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  580. l &= ~(1 << gpio);
  581. else
  582. goto bad;
  583. break;
  584. #endif
  585. #ifdef CONFIG_ARCH_OMAP15XX
  586. case METHOD_GPIO_1510:
  587. reg += OMAP1510_GPIO_INT_CONTROL;
  588. l = __raw_readl(reg);
  589. if (trigger & IRQ_TYPE_EDGE_RISING)
  590. l |= 1 << gpio;
  591. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  592. l &= ~(1 << gpio);
  593. else
  594. goto bad;
  595. break;
  596. #endif
  597. #ifdef CONFIG_ARCH_OMAP16XX
  598. case METHOD_GPIO_1610:
  599. if (gpio & 0x08)
  600. reg += OMAP1610_GPIO_EDGE_CTRL2;
  601. else
  602. reg += OMAP1610_GPIO_EDGE_CTRL1;
  603. gpio &= 0x07;
  604. l = __raw_readl(reg);
  605. l &= ~(3 << (gpio << 1));
  606. if (trigger & IRQ_TYPE_EDGE_RISING)
  607. l |= 2 << (gpio << 1);
  608. if (trigger & IRQ_TYPE_EDGE_FALLING)
  609. l |= 1 << (gpio << 1);
  610. if (trigger)
  611. /* Enable wake-up during idle for dynamic tick */
  612. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  613. else
  614. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  615. break;
  616. #endif
  617. #ifdef CONFIG_ARCH_OMAP730
  618. case METHOD_GPIO_730:
  619. reg += OMAP730_GPIO_INT_CONTROL;
  620. l = __raw_readl(reg);
  621. if (trigger & IRQ_TYPE_EDGE_RISING)
  622. l |= 1 << gpio;
  623. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  624. l &= ~(1 << gpio);
  625. else
  626. goto bad;
  627. break;
  628. #endif
  629. #ifdef CONFIG_ARCH_OMAP850
  630. case METHOD_GPIO_850:
  631. reg += OMAP850_GPIO_INT_CONTROL;
  632. l = __raw_readl(reg);
  633. if (trigger & IRQ_TYPE_EDGE_RISING)
  634. l |= 1 << gpio;
  635. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  636. l &= ~(1 << gpio);
  637. else
  638. goto bad;
  639. break;
  640. #endif
  641. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  642. defined(CONFIG_ARCH_OMAP4)
  643. case METHOD_GPIO_24XX:
  644. set_24xx_gpio_triggering(bank, gpio, trigger);
  645. break;
  646. #endif
  647. default:
  648. goto bad;
  649. }
  650. __raw_writel(l, reg);
  651. return 0;
  652. bad:
  653. return -EINVAL;
  654. }
  655. static int gpio_irq_type(unsigned irq, unsigned type)
  656. {
  657. struct gpio_bank *bank;
  658. unsigned gpio;
  659. int retval;
  660. unsigned long flags;
  661. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  662. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  663. else
  664. gpio = irq - IH_GPIO_BASE;
  665. if (check_gpio(gpio) < 0)
  666. return -EINVAL;
  667. if (type & ~IRQ_TYPE_SENSE_MASK)
  668. return -EINVAL;
  669. /* OMAP1 allows only only edge triggering */
  670. if (!cpu_class_is_omap2()
  671. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  672. return -EINVAL;
  673. bank = get_irq_chip_data(irq);
  674. spin_lock_irqsave(&bank->lock, flags);
  675. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  676. if (retval == 0) {
  677. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  678. irq_desc[irq].status |= type;
  679. }
  680. spin_unlock_irqrestore(&bank->lock, flags);
  681. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  682. __set_irq_handler_unlocked(irq, handle_level_irq);
  683. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  684. __set_irq_handler_unlocked(irq, handle_edge_irq);
  685. return retval;
  686. }
  687. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  688. {
  689. void __iomem *reg = bank->base;
  690. switch (bank->method) {
  691. #ifdef CONFIG_ARCH_OMAP1
  692. case METHOD_MPUIO:
  693. /* MPUIO irqstatus is reset by reading the status register,
  694. * so do nothing here */
  695. return;
  696. #endif
  697. #ifdef CONFIG_ARCH_OMAP15XX
  698. case METHOD_GPIO_1510:
  699. reg += OMAP1510_GPIO_INT_STATUS;
  700. break;
  701. #endif
  702. #ifdef CONFIG_ARCH_OMAP16XX
  703. case METHOD_GPIO_1610:
  704. reg += OMAP1610_GPIO_IRQSTATUS1;
  705. break;
  706. #endif
  707. #ifdef CONFIG_ARCH_OMAP730
  708. case METHOD_GPIO_730:
  709. reg += OMAP730_GPIO_INT_STATUS;
  710. break;
  711. #endif
  712. #ifdef CONFIG_ARCH_OMAP850
  713. case METHOD_GPIO_850:
  714. reg += OMAP850_GPIO_INT_STATUS;
  715. break;
  716. #endif
  717. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  718. defined(CONFIG_ARCH_OMAP4)
  719. case METHOD_GPIO_24XX:
  720. reg += OMAP24XX_GPIO_IRQSTATUS1;
  721. break;
  722. #endif
  723. default:
  724. WARN_ON(1);
  725. return;
  726. }
  727. __raw_writel(gpio_mask, reg);
  728. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  729. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  730. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  731. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  732. __raw_writel(gpio_mask, reg);
  733. /* Flush posted write for the irq status to avoid spurious interrupts */
  734. __raw_readl(reg);
  735. #endif
  736. }
  737. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  738. {
  739. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  740. }
  741. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  742. {
  743. void __iomem *reg = bank->base;
  744. int inv = 0;
  745. u32 l;
  746. u32 mask;
  747. switch (bank->method) {
  748. #ifdef CONFIG_ARCH_OMAP1
  749. case METHOD_MPUIO:
  750. reg += OMAP_MPUIO_GPIO_MASKIT;
  751. mask = 0xffff;
  752. inv = 1;
  753. break;
  754. #endif
  755. #ifdef CONFIG_ARCH_OMAP15XX
  756. case METHOD_GPIO_1510:
  757. reg += OMAP1510_GPIO_INT_MASK;
  758. mask = 0xffff;
  759. inv = 1;
  760. break;
  761. #endif
  762. #ifdef CONFIG_ARCH_OMAP16XX
  763. case METHOD_GPIO_1610:
  764. reg += OMAP1610_GPIO_IRQENABLE1;
  765. mask = 0xffff;
  766. break;
  767. #endif
  768. #ifdef CONFIG_ARCH_OMAP730
  769. case METHOD_GPIO_730:
  770. reg += OMAP730_GPIO_INT_MASK;
  771. mask = 0xffffffff;
  772. inv = 1;
  773. break;
  774. #endif
  775. #ifdef CONFIG_ARCH_OMAP850
  776. case METHOD_GPIO_850:
  777. reg += OMAP850_GPIO_INT_MASK;
  778. mask = 0xffffffff;
  779. inv = 1;
  780. break;
  781. #endif
  782. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  783. defined(CONFIG_ARCH_OMAP4)
  784. case METHOD_GPIO_24XX:
  785. reg += OMAP24XX_GPIO_IRQENABLE1;
  786. mask = 0xffffffff;
  787. break;
  788. #endif
  789. default:
  790. WARN_ON(1);
  791. return 0;
  792. }
  793. l = __raw_readl(reg);
  794. if (inv)
  795. l = ~l;
  796. l &= mask;
  797. return l;
  798. }
  799. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  800. {
  801. void __iomem *reg = bank->base;
  802. u32 l;
  803. switch (bank->method) {
  804. #ifdef CONFIG_ARCH_OMAP1
  805. case METHOD_MPUIO:
  806. reg += OMAP_MPUIO_GPIO_MASKIT;
  807. l = __raw_readl(reg);
  808. if (enable)
  809. l &= ~(gpio_mask);
  810. else
  811. l |= gpio_mask;
  812. break;
  813. #endif
  814. #ifdef CONFIG_ARCH_OMAP15XX
  815. case METHOD_GPIO_1510:
  816. reg += OMAP1510_GPIO_INT_MASK;
  817. l = __raw_readl(reg);
  818. if (enable)
  819. l &= ~(gpio_mask);
  820. else
  821. l |= gpio_mask;
  822. break;
  823. #endif
  824. #ifdef CONFIG_ARCH_OMAP16XX
  825. case METHOD_GPIO_1610:
  826. if (enable)
  827. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  828. else
  829. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  830. l = gpio_mask;
  831. break;
  832. #endif
  833. #ifdef CONFIG_ARCH_OMAP730
  834. case METHOD_GPIO_730:
  835. reg += OMAP730_GPIO_INT_MASK;
  836. l = __raw_readl(reg);
  837. if (enable)
  838. l &= ~(gpio_mask);
  839. else
  840. l |= gpio_mask;
  841. break;
  842. #endif
  843. #ifdef CONFIG_ARCH_OMAP850
  844. case METHOD_GPIO_850:
  845. reg += OMAP850_GPIO_INT_MASK;
  846. l = __raw_readl(reg);
  847. if (enable)
  848. l &= ~(gpio_mask);
  849. else
  850. l |= gpio_mask;
  851. break;
  852. #endif
  853. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  854. defined(CONFIG_ARCH_OMAP4)
  855. case METHOD_GPIO_24XX:
  856. if (enable)
  857. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  858. else
  859. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  860. l = gpio_mask;
  861. break;
  862. #endif
  863. default:
  864. WARN_ON(1);
  865. return;
  866. }
  867. __raw_writel(l, reg);
  868. }
  869. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  870. {
  871. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  872. }
  873. /*
  874. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  875. * 1510 does not seem to have a wake-up register. If JTAG is connected
  876. * to the target, system will wake up always on GPIO events. While
  877. * system is running all registered GPIO interrupts need to have wake-up
  878. * enabled. When system is suspended, only selected GPIO interrupts need
  879. * to have wake-up enabled.
  880. */
  881. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  882. {
  883. unsigned long flags;
  884. switch (bank->method) {
  885. #ifdef CONFIG_ARCH_OMAP16XX
  886. case METHOD_MPUIO:
  887. case METHOD_GPIO_1610:
  888. spin_lock_irqsave(&bank->lock, flags);
  889. if (enable)
  890. bank->suspend_wakeup |= (1 << gpio);
  891. else
  892. bank->suspend_wakeup &= ~(1 << gpio);
  893. spin_unlock_irqrestore(&bank->lock, flags);
  894. return 0;
  895. #endif
  896. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  897. defined(CONFIG_ARCH_OMAP4)
  898. case METHOD_GPIO_24XX:
  899. if (bank->non_wakeup_gpios & (1 << gpio)) {
  900. printk(KERN_ERR "Unable to modify wakeup on "
  901. "non-wakeup GPIO%d\n",
  902. (bank - gpio_bank) * 32 + gpio);
  903. return -EINVAL;
  904. }
  905. spin_lock_irqsave(&bank->lock, flags);
  906. if (enable)
  907. bank->suspend_wakeup |= (1 << gpio);
  908. else
  909. bank->suspend_wakeup &= ~(1 << gpio);
  910. spin_unlock_irqrestore(&bank->lock, flags);
  911. return 0;
  912. #endif
  913. default:
  914. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  915. bank->method);
  916. return -EINVAL;
  917. }
  918. }
  919. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  920. {
  921. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  922. _set_gpio_irqenable(bank, gpio, 0);
  923. _clear_gpio_irqstatus(bank, gpio);
  924. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  925. }
  926. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  927. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  928. {
  929. unsigned int gpio = irq - IH_GPIO_BASE;
  930. struct gpio_bank *bank;
  931. int retval;
  932. if (check_gpio(gpio) < 0)
  933. return -ENODEV;
  934. bank = get_irq_chip_data(irq);
  935. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  936. return retval;
  937. }
  938. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  939. {
  940. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  941. unsigned long flags;
  942. spin_lock_irqsave(&bank->lock, flags);
  943. /* Set trigger to none. You need to enable the desired trigger with
  944. * request_irq() or set_irq_type().
  945. */
  946. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  947. #ifdef CONFIG_ARCH_OMAP15XX
  948. if (bank->method == METHOD_GPIO_1510) {
  949. void __iomem *reg;
  950. /* Claim the pin for MPU */
  951. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  952. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  953. }
  954. #endif
  955. spin_unlock_irqrestore(&bank->lock, flags);
  956. return 0;
  957. }
  958. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  959. {
  960. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  961. unsigned long flags;
  962. spin_lock_irqsave(&bank->lock, flags);
  963. #ifdef CONFIG_ARCH_OMAP16XX
  964. if (bank->method == METHOD_GPIO_1610) {
  965. /* Disable wake-up during idle for dynamic tick */
  966. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  967. __raw_writel(1 << offset, reg);
  968. }
  969. #endif
  970. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  971. defined(CONFIG_ARCH_OMAP4)
  972. if (bank->method == METHOD_GPIO_24XX) {
  973. /* Disable wake-up during idle for dynamic tick */
  974. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  975. __raw_writel(1 << offset, reg);
  976. }
  977. #endif
  978. _reset_gpio(bank, bank->chip.base + offset);
  979. spin_unlock_irqrestore(&bank->lock, flags);
  980. }
  981. /*
  982. * We need to unmask the GPIO bank interrupt as soon as possible to
  983. * avoid missing GPIO interrupts for other lines in the bank.
  984. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  985. * in the bank to avoid missing nested interrupts for a GPIO line.
  986. * If we wait to unmask individual GPIO lines in the bank after the
  987. * line's interrupt handler has been run, we may miss some nested
  988. * interrupts.
  989. */
  990. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  991. {
  992. void __iomem *isr_reg = NULL;
  993. u32 isr;
  994. unsigned int gpio_irq;
  995. struct gpio_bank *bank;
  996. u32 retrigger = 0;
  997. int unmasked = 0;
  998. desc->chip->ack(irq);
  999. bank = get_irq_data(irq);
  1000. #ifdef CONFIG_ARCH_OMAP1
  1001. if (bank->method == METHOD_MPUIO)
  1002. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1003. #endif
  1004. #ifdef CONFIG_ARCH_OMAP15XX
  1005. if (bank->method == METHOD_GPIO_1510)
  1006. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1007. #endif
  1008. #if defined(CONFIG_ARCH_OMAP16XX)
  1009. if (bank->method == METHOD_GPIO_1610)
  1010. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1011. #endif
  1012. #ifdef CONFIG_ARCH_OMAP730
  1013. if (bank->method == METHOD_GPIO_730)
  1014. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  1015. #endif
  1016. #ifdef CONFIG_ARCH_OMAP850
  1017. if (bank->method == METHOD_GPIO_850)
  1018. isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
  1019. #endif
  1020. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1021. defined(CONFIG_ARCH_OMAP4)
  1022. if (bank->method == METHOD_GPIO_24XX)
  1023. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1024. #endif
  1025. while(1) {
  1026. u32 isr_saved, level_mask = 0;
  1027. u32 enabled;
  1028. enabled = _get_gpio_irqbank_mask(bank);
  1029. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1030. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1031. isr &= 0x0000ffff;
  1032. if (cpu_class_is_omap2()) {
  1033. level_mask = bank->level_mask & enabled;
  1034. }
  1035. /* clear edge sensitive interrupts before handler(s) are
  1036. called so that we don't miss any interrupt occurred while
  1037. executing them */
  1038. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1039. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1040. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1041. /* if there is only edge sensitive GPIO pin interrupts
  1042. configured, we could unmask GPIO bank interrupt immediately */
  1043. if (!level_mask && !unmasked) {
  1044. unmasked = 1;
  1045. desc->chip->unmask(irq);
  1046. }
  1047. isr |= retrigger;
  1048. retrigger = 0;
  1049. if (!isr)
  1050. break;
  1051. gpio_irq = bank->virtual_irq_start;
  1052. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1053. if (!(isr & 1))
  1054. continue;
  1055. generic_handle_irq(gpio_irq);
  1056. }
  1057. }
  1058. /* if bank has any level sensitive GPIO pin interrupt
  1059. configured, we must unmask the bank interrupt only after
  1060. handler(s) are executed in order to avoid spurious bank
  1061. interrupt */
  1062. if (!unmasked)
  1063. desc->chip->unmask(irq);
  1064. }
  1065. static void gpio_irq_shutdown(unsigned int irq)
  1066. {
  1067. unsigned int gpio = irq - IH_GPIO_BASE;
  1068. struct gpio_bank *bank = get_irq_chip_data(irq);
  1069. _reset_gpio(bank, gpio);
  1070. }
  1071. static void gpio_ack_irq(unsigned int irq)
  1072. {
  1073. unsigned int gpio = irq - IH_GPIO_BASE;
  1074. struct gpio_bank *bank = get_irq_chip_data(irq);
  1075. _clear_gpio_irqstatus(bank, gpio);
  1076. }
  1077. static void gpio_mask_irq(unsigned int irq)
  1078. {
  1079. unsigned int gpio = irq - IH_GPIO_BASE;
  1080. struct gpio_bank *bank = get_irq_chip_data(irq);
  1081. _set_gpio_irqenable(bank, gpio, 0);
  1082. }
  1083. static void gpio_unmask_irq(unsigned int irq)
  1084. {
  1085. unsigned int gpio = irq - IH_GPIO_BASE;
  1086. struct gpio_bank *bank = get_irq_chip_data(irq);
  1087. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1088. /* For level-triggered GPIOs, the clearing must be done after
  1089. * the HW source is cleared, thus after the handler has run */
  1090. if (bank->level_mask & irq_mask) {
  1091. _set_gpio_irqenable(bank, gpio, 0);
  1092. _clear_gpio_irqstatus(bank, gpio);
  1093. }
  1094. _set_gpio_irqenable(bank, gpio, 1);
  1095. }
  1096. static struct irq_chip gpio_irq_chip = {
  1097. .name = "GPIO",
  1098. .shutdown = gpio_irq_shutdown,
  1099. .ack = gpio_ack_irq,
  1100. .mask = gpio_mask_irq,
  1101. .unmask = gpio_unmask_irq,
  1102. .set_type = gpio_irq_type,
  1103. .set_wake = gpio_wake_enable,
  1104. };
  1105. /*---------------------------------------------------------------------*/
  1106. #ifdef CONFIG_ARCH_OMAP1
  1107. /* MPUIO uses the always-on 32k clock */
  1108. static void mpuio_ack_irq(unsigned int irq)
  1109. {
  1110. /* The ISR is reset automatically, so do nothing here. */
  1111. }
  1112. static void mpuio_mask_irq(unsigned int irq)
  1113. {
  1114. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1115. struct gpio_bank *bank = get_irq_chip_data(irq);
  1116. _set_gpio_irqenable(bank, gpio, 0);
  1117. }
  1118. static void mpuio_unmask_irq(unsigned int irq)
  1119. {
  1120. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1121. struct gpio_bank *bank = get_irq_chip_data(irq);
  1122. _set_gpio_irqenable(bank, gpio, 1);
  1123. }
  1124. static struct irq_chip mpuio_irq_chip = {
  1125. .name = "MPUIO",
  1126. .ack = mpuio_ack_irq,
  1127. .mask = mpuio_mask_irq,
  1128. .unmask = mpuio_unmask_irq,
  1129. .set_type = gpio_irq_type,
  1130. #ifdef CONFIG_ARCH_OMAP16XX
  1131. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1132. .set_wake = gpio_wake_enable,
  1133. #endif
  1134. };
  1135. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1136. #ifdef CONFIG_ARCH_OMAP16XX
  1137. #include <linux/platform_device.h>
  1138. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1139. {
  1140. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1141. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1142. unsigned long flags;
  1143. spin_lock_irqsave(&bank->lock, flags);
  1144. bank->saved_wakeup = __raw_readl(mask_reg);
  1145. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1146. spin_unlock_irqrestore(&bank->lock, flags);
  1147. return 0;
  1148. }
  1149. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1150. {
  1151. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1152. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1153. unsigned long flags;
  1154. spin_lock_irqsave(&bank->lock, flags);
  1155. __raw_writel(bank->saved_wakeup, mask_reg);
  1156. spin_unlock_irqrestore(&bank->lock, flags);
  1157. return 0;
  1158. }
  1159. /* use platform_driver for this, now that there's no longer any
  1160. * point to sys_device (other than not disturbing old code).
  1161. */
  1162. static struct platform_driver omap_mpuio_driver = {
  1163. .suspend_late = omap_mpuio_suspend_late,
  1164. .resume_early = omap_mpuio_resume_early,
  1165. .driver = {
  1166. .name = "mpuio",
  1167. },
  1168. };
  1169. static struct platform_device omap_mpuio_device = {
  1170. .name = "mpuio",
  1171. .id = -1,
  1172. .dev = {
  1173. .driver = &omap_mpuio_driver.driver,
  1174. }
  1175. /* could list the /proc/iomem resources */
  1176. };
  1177. static inline void mpuio_init(void)
  1178. {
  1179. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1180. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1181. (void) platform_device_register(&omap_mpuio_device);
  1182. }
  1183. #else
  1184. static inline void mpuio_init(void) {}
  1185. #endif /* 16xx */
  1186. #else
  1187. extern struct irq_chip mpuio_irq_chip;
  1188. #define bank_is_mpuio(bank) 0
  1189. static inline void mpuio_init(void) {}
  1190. #endif
  1191. /*---------------------------------------------------------------------*/
  1192. /* REVISIT these are stupid implementations! replace by ones that
  1193. * don't switch on METHOD_* and which mostly avoid spinlocks
  1194. */
  1195. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1196. {
  1197. struct gpio_bank *bank;
  1198. unsigned long flags;
  1199. bank = container_of(chip, struct gpio_bank, chip);
  1200. spin_lock_irqsave(&bank->lock, flags);
  1201. _set_gpio_direction(bank, offset, 1);
  1202. spin_unlock_irqrestore(&bank->lock, flags);
  1203. return 0;
  1204. }
  1205. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1206. {
  1207. return __omap_get_gpio_datain(chip->base + offset);
  1208. }
  1209. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1210. {
  1211. struct gpio_bank *bank;
  1212. unsigned long flags;
  1213. bank = container_of(chip, struct gpio_bank, chip);
  1214. spin_lock_irqsave(&bank->lock, flags);
  1215. _set_gpio_dataout(bank, offset, value);
  1216. _set_gpio_direction(bank, offset, 0);
  1217. spin_unlock_irqrestore(&bank->lock, flags);
  1218. return 0;
  1219. }
  1220. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1221. {
  1222. struct gpio_bank *bank;
  1223. unsigned long flags;
  1224. bank = container_of(chip, struct gpio_bank, chip);
  1225. spin_lock_irqsave(&bank->lock, flags);
  1226. _set_gpio_dataout(bank, offset, value);
  1227. spin_unlock_irqrestore(&bank->lock, flags);
  1228. }
  1229. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1230. {
  1231. struct gpio_bank *bank;
  1232. bank = container_of(chip, struct gpio_bank, chip);
  1233. return bank->virtual_irq_start + offset;
  1234. }
  1235. /*---------------------------------------------------------------------*/
  1236. static int initialized;
  1237. #if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
  1238. static struct clk * gpio_ick;
  1239. #endif
  1240. #if defined(CONFIG_ARCH_OMAP2)
  1241. static struct clk * gpio_fck;
  1242. #endif
  1243. #if defined(CONFIG_ARCH_OMAP2430)
  1244. static struct clk * gpio5_ick;
  1245. static struct clk * gpio5_fck;
  1246. #endif
  1247. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1248. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1249. #endif
  1250. /* This lock class tells lockdep that GPIO irqs are in a different
  1251. * category than their parents, so it won't report false recursion.
  1252. */
  1253. static struct lock_class_key gpio_lock_class;
  1254. static int __init _omap_gpio_init(void)
  1255. {
  1256. int i;
  1257. int gpio = 0;
  1258. struct gpio_bank *bank;
  1259. char clk_name[11];
  1260. initialized = 1;
  1261. #if defined(CONFIG_ARCH_OMAP1)
  1262. if (cpu_is_omap15xx()) {
  1263. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1264. if (IS_ERR(gpio_ick))
  1265. printk("Could not get arm_gpio_ck\n");
  1266. else
  1267. clk_enable(gpio_ick);
  1268. }
  1269. #endif
  1270. #if defined(CONFIG_ARCH_OMAP2)
  1271. if (cpu_class_is_omap2()) {
  1272. gpio_ick = clk_get(NULL, "gpios_ick");
  1273. if (IS_ERR(gpio_ick))
  1274. printk("Could not get gpios_ick\n");
  1275. else
  1276. clk_enable(gpio_ick);
  1277. gpio_fck = clk_get(NULL, "gpios_fck");
  1278. if (IS_ERR(gpio_fck))
  1279. printk("Could not get gpios_fck\n");
  1280. else
  1281. clk_enable(gpio_fck);
  1282. /*
  1283. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1284. */
  1285. #if defined(CONFIG_ARCH_OMAP2430)
  1286. if (cpu_is_omap2430()) {
  1287. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1288. if (IS_ERR(gpio5_ick))
  1289. printk("Could not get gpio5_ick\n");
  1290. else
  1291. clk_enable(gpio5_ick);
  1292. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1293. if (IS_ERR(gpio5_fck))
  1294. printk("Could not get gpio5_fck\n");
  1295. else
  1296. clk_enable(gpio5_fck);
  1297. }
  1298. #endif
  1299. }
  1300. #endif
  1301. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1302. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1303. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1304. sprintf(clk_name, "gpio%d_ick", i + 1);
  1305. gpio_iclks[i] = clk_get(NULL, clk_name);
  1306. if (IS_ERR(gpio_iclks[i]))
  1307. printk(KERN_ERR "Could not get %s\n", clk_name);
  1308. else
  1309. clk_enable(gpio_iclks[i]);
  1310. }
  1311. }
  1312. #endif
  1313. #ifdef CONFIG_ARCH_OMAP15XX
  1314. if (cpu_is_omap15xx()) {
  1315. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1316. gpio_bank_count = 2;
  1317. gpio_bank = gpio_bank_1510;
  1318. }
  1319. #endif
  1320. #if defined(CONFIG_ARCH_OMAP16XX)
  1321. if (cpu_is_omap16xx()) {
  1322. u32 rev;
  1323. gpio_bank_count = 5;
  1324. gpio_bank = gpio_bank_1610;
  1325. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1326. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1327. (rev >> 4) & 0x0f, rev & 0x0f);
  1328. }
  1329. #endif
  1330. #ifdef CONFIG_ARCH_OMAP730
  1331. if (cpu_is_omap730()) {
  1332. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1333. gpio_bank_count = 7;
  1334. gpio_bank = gpio_bank_730;
  1335. }
  1336. #endif
  1337. #ifdef CONFIG_ARCH_OMAP850
  1338. if (cpu_is_omap850()) {
  1339. printk(KERN_INFO "OMAP850 GPIO hardware\n");
  1340. gpio_bank_count = 7;
  1341. gpio_bank = gpio_bank_850;
  1342. }
  1343. #endif
  1344. #ifdef CONFIG_ARCH_OMAP24XX
  1345. if (cpu_is_omap242x()) {
  1346. int rev;
  1347. gpio_bank_count = 4;
  1348. gpio_bank = gpio_bank_242x;
  1349. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1350. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1351. (rev >> 4) & 0x0f, rev & 0x0f);
  1352. }
  1353. if (cpu_is_omap243x()) {
  1354. int rev;
  1355. gpio_bank_count = 5;
  1356. gpio_bank = gpio_bank_243x;
  1357. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1358. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1359. (rev >> 4) & 0x0f, rev & 0x0f);
  1360. }
  1361. #endif
  1362. #ifdef CONFIG_ARCH_OMAP34XX
  1363. if (cpu_is_omap34xx()) {
  1364. int rev;
  1365. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1366. gpio_bank = gpio_bank_34xx;
  1367. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1368. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1369. (rev >> 4) & 0x0f, rev & 0x0f);
  1370. }
  1371. #endif
  1372. #ifdef CONFIG_ARCH_OMAP4
  1373. if (cpu_is_omap44xx()) {
  1374. int rev;
  1375. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1376. gpio_bank = gpio_bank_44xx;
  1377. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1378. printk(KERN_INFO "OMAP44xx GPIO hardware version %d.%d\n",
  1379. (rev >> 4) & 0x0f, rev & 0x0f);
  1380. }
  1381. #endif
  1382. for (i = 0; i < gpio_bank_count; i++) {
  1383. int j, gpio_count = 16;
  1384. bank = &gpio_bank[i];
  1385. spin_lock_init(&bank->lock);
  1386. if (bank_is_mpuio(bank))
  1387. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1388. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1389. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1390. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1391. }
  1392. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1393. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1394. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1395. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1396. }
  1397. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
  1398. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1399. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1400. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1401. }
  1402. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1403. defined(CONFIG_ARCH_OMAP4)
  1404. if (bank->method == METHOD_GPIO_24XX) {
  1405. static const u32 non_wakeup_gpios[] = {
  1406. 0xe203ffc0, 0x08700040
  1407. };
  1408. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1409. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1410. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1411. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
  1412. /* Initialize interface clock ungated, module enabled */
  1413. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1414. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1415. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1416. gpio_count = 32;
  1417. }
  1418. #endif
  1419. /* REVISIT eventually switch from OMAP-specific gpio structs
  1420. * over to the generic ones
  1421. */
  1422. bank->chip.request = omap_gpio_request;
  1423. bank->chip.free = omap_gpio_free;
  1424. bank->chip.direction_input = gpio_input;
  1425. bank->chip.get = gpio_get;
  1426. bank->chip.direction_output = gpio_output;
  1427. bank->chip.set = gpio_set;
  1428. bank->chip.to_irq = gpio_2irq;
  1429. if (bank_is_mpuio(bank)) {
  1430. bank->chip.label = "mpuio";
  1431. #ifdef CONFIG_ARCH_OMAP16XX
  1432. bank->chip.dev = &omap_mpuio_device.dev;
  1433. #endif
  1434. bank->chip.base = OMAP_MPUIO(0);
  1435. } else {
  1436. bank->chip.label = "gpio";
  1437. bank->chip.base = gpio;
  1438. gpio += gpio_count;
  1439. }
  1440. bank->chip.ngpio = gpio_count;
  1441. gpiochip_add(&bank->chip);
  1442. for (j = bank->virtual_irq_start;
  1443. j < bank->virtual_irq_start + gpio_count; j++) {
  1444. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1445. set_irq_chip_data(j, bank);
  1446. if (bank_is_mpuio(bank))
  1447. set_irq_chip(j, &mpuio_irq_chip);
  1448. else
  1449. set_irq_chip(j, &gpio_irq_chip);
  1450. set_irq_handler(j, handle_simple_irq);
  1451. set_irq_flags(j, IRQF_VALID);
  1452. }
  1453. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1454. set_irq_data(bank->irq, bank);
  1455. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1456. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1457. bank->dbck = clk_get(NULL, clk_name);
  1458. if (IS_ERR(bank->dbck))
  1459. printk(KERN_ERR "Could not get %s\n", clk_name);
  1460. }
  1461. }
  1462. /* Enable system clock for GPIO module.
  1463. * The CAM_CLK_CTRL *is* really the right place. */
  1464. if (cpu_is_omap16xx())
  1465. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1466. /* Enable autoidle for the OCP interface */
  1467. if (cpu_is_omap24xx())
  1468. omap_writel(1 << 0, 0x48019010);
  1469. if (cpu_is_omap34xx())
  1470. omap_writel(1 << 0, 0x48306814);
  1471. return 0;
  1472. }
  1473. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1474. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1475. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1476. {
  1477. int i;
  1478. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1479. return 0;
  1480. for (i = 0; i < gpio_bank_count; i++) {
  1481. struct gpio_bank *bank = &gpio_bank[i];
  1482. void __iomem *wake_status;
  1483. void __iomem *wake_clear;
  1484. void __iomem *wake_set;
  1485. unsigned long flags;
  1486. switch (bank->method) {
  1487. #ifdef CONFIG_ARCH_OMAP16XX
  1488. case METHOD_GPIO_1610:
  1489. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1490. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1491. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1492. break;
  1493. #endif
  1494. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1495. defined(CONFIG_ARCH_OMAP4)
  1496. case METHOD_GPIO_24XX:
  1497. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1498. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1499. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1500. break;
  1501. #endif
  1502. default:
  1503. continue;
  1504. }
  1505. spin_lock_irqsave(&bank->lock, flags);
  1506. bank->saved_wakeup = __raw_readl(wake_status);
  1507. __raw_writel(0xffffffff, wake_clear);
  1508. __raw_writel(bank->suspend_wakeup, wake_set);
  1509. spin_unlock_irqrestore(&bank->lock, flags);
  1510. }
  1511. return 0;
  1512. }
  1513. static int omap_gpio_resume(struct sys_device *dev)
  1514. {
  1515. int i;
  1516. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1517. return 0;
  1518. for (i = 0; i < gpio_bank_count; i++) {
  1519. struct gpio_bank *bank = &gpio_bank[i];
  1520. void __iomem *wake_clear;
  1521. void __iomem *wake_set;
  1522. unsigned long flags;
  1523. switch (bank->method) {
  1524. #ifdef CONFIG_ARCH_OMAP16XX
  1525. case METHOD_GPIO_1610:
  1526. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1527. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1528. break;
  1529. #endif
  1530. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1531. defined(CONFIG_ARCH_OMAP4)
  1532. case METHOD_GPIO_24XX:
  1533. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1534. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1535. break;
  1536. #endif
  1537. default:
  1538. continue;
  1539. }
  1540. spin_lock_irqsave(&bank->lock, flags);
  1541. __raw_writel(0xffffffff, wake_clear);
  1542. __raw_writel(bank->saved_wakeup, wake_set);
  1543. spin_unlock_irqrestore(&bank->lock, flags);
  1544. }
  1545. return 0;
  1546. }
  1547. static struct sysdev_class omap_gpio_sysclass = {
  1548. .name = "gpio",
  1549. .suspend = omap_gpio_suspend,
  1550. .resume = omap_gpio_resume,
  1551. };
  1552. static struct sys_device omap_gpio_device = {
  1553. .id = 0,
  1554. .cls = &omap_gpio_sysclass,
  1555. };
  1556. #endif
  1557. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1558. defined(CONFIG_ARCH_OMAP4)
  1559. static int workaround_enabled;
  1560. void omap2_gpio_prepare_for_retention(void)
  1561. {
  1562. int i, c = 0;
  1563. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1564. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1565. for (i = 0; i < gpio_bank_count; i++) {
  1566. struct gpio_bank *bank = &gpio_bank[i];
  1567. u32 l1, l2;
  1568. if (!(bank->enabled_non_wakeup_gpios))
  1569. continue;
  1570. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1571. defined(CONFIG_ARCH_OMAP4)
  1572. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1573. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1574. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1575. #endif
  1576. bank->saved_fallingdetect = l1;
  1577. bank->saved_risingdetect = l2;
  1578. l1 &= ~bank->enabled_non_wakeup_gpios;
  1579. l2 &= ~bank->enabled_non_wakeup_gpios;
  1580. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1581. defined(CONFIG_ARCH_OMAP4)
  1582. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1583. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1584. #endif
  1585. c++;
  1586. }
  1587. if (!c) {
  1588. workaround_enabled = 0;
  1589. return;
  1590. }
  1591. workaround_enabled = 1;
  1592. }
  1593. void omap2_gpio_resume_after_retention(void)
  1594. {
  1595. int i;
  1596. if (!workaround_enabled)
  1597. return;
  1598. for (i = 0; i < gpio_bank_count; i++) {
  1599. struct gpio_bank *bank = &gpio_bank[i];
  1600. u32 l;
  1601. if (!(bank->enabled_non_wakeup_gpios))
  1602. continue;
  1603. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1604. defined(CONFIG_ARCH_OMAP4)
  1605. __raw_writel(bank->saved_fallingdetect,
  1606. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1607. __raw_writel(bank->saved_risingdetect,
  1608. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1609. #endif
  1610. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1611. * state. If so, generate an IRQ by software. This is
  1612. * horribly racy, but it's the best we can do to work around
  1613. * this silicon bug. */
  1614. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1615. defined(CONFIG_ARCH_OMAP4)
  1616. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1617. #endif
  1618. l ^= bank->saved_datain;
  1619. l &= bank->non_wakeup_gpios;
  1620. if (l) {
  1621. u32 old0, old1;
  1622. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1623. defined(CONFIG_ARCH_OMAP4)
  1624. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1625. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1626. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1627. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1628. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1629. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1630. #endif
  1631. }
  1632. }
  1633. }
  1634. #endif
  1635. /*
  1636. * This may get called early from board specific init
  1637. * for boards that have interrupts routed via FPGA.
  1638. */
  1639. int __init omap_gpio_init(void)
  1640. {
  1641. if (!initialized)
  1642. return _omap_gpio_init();
  1643. else
  1644. return 0;
  1645. }
  1646. static int __init omap_gpio_sysinit(void)
  1647. {
  1648. int ret = 0;
  1649. if (!initialized)
  1650. ret = _omap_gpio_init();
  1651. mpuio_init();
  1652. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1653. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1654. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1655. if (ret == 0) {
  1656. ret = sysdev_class_register(&omap_gpio_sysclass);
  1657. if (ret == 0)
  1658. ret = sysdev_register(&omap_gpio_device);
  1659. }
  1660. }
  1661. #endif
  1662. return ret;
  1663. }
  1664. arch_initcall(omap_gpio_sysinit);
  1665. #ifdef CONFIG_DEBUG_FS
  1666. #include <linux/debugfs.h>
  1667. #include <linux/seq_file.h>
  1668. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1669. {
  1670. void __iomem *reg = bank->base;
  1671. switch (bank->method) {
  1672. case METHOD_MPUIO:
  1673. reg += OMAP_MPUIO_IO_CNTL;
  1674. break;
  1675. case METHOD_GPIO_1510:
  1676. reg += OMAP1510_GPIO_DIR_CONTROL;
  1677. break;
  1678. case METHOD_GPIO_1610:
  1679. reg += OMAP1610_GPIO_DIRECTION;
  1680. break;
  1681. case METHOD_GPIO_730:
  1682. reg += OMAP730_GPIO_DIR_CONTROL;
  1683. break;
  1684. case METHOD_GPIO_850:
  1685. reg += OMAP850_GPIO_DIR_CONTROL;
  1686. break;
  1687. case METHOD_GPIO_24XX:
  1688. reg += OMAP24XX_GPIO_OE;
  1689. break;
  1690. }
  1691. return __raw_readl(reg) & mask;
  1692. }
  1693. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1694. {
  1695. unsigned i, j, gpio;
  1696. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1697. struct gpio_bank *bank = gpio_bank + i;
  1698. unsigned bankwidth = 16;
  1699. u32 mask = 1;
  1700. if (bank_is_mpuio(bank))
  1701. gpio = OMAP_MPUIO(0);
  1702. else if (cpu_class_is_omap2() || cpu_is_omap730() ||
  1703. cpu_is_omap850())
  1704. bankwidth = 32;
  1705. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1706. unsigned irq, value, is_in, irqstat;
  1707. const char *label;
  1708. label = gpiochip_is_requested(&bank->chip, j);
  1709. if (!label)
  1710. continue;
  1711. irq = bank->virtual_irq_start + j;
  1712. value = gpio_get_value(gpio);
  1713. is_in = gpio_is_input(bank, mask);
  1714. if (bank_is_mpuio(bank))
  1715. seq_printf(s, "MPUIO %2d ", j);
  1716. else
  1717. seq_printf(s, "GPIO %3d ", gpio);
  1718. seq_printf(s, "(%-20.20s): %s %s",
  1719. label,
  1720. is_in ? "in " : "out",
  1721. value ? "hi" : "lo");
  1722. /* FIXME for at least omap2, show pullup/pulldown state */
  1723. irqstat = irq_desc[irq].status;
  1724. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1725. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1726. if (is_in && ((bank->suspend_wakeup & mask)
  1727. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1728. char *trigger = NULL;
  1729. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1730. case IRQ_TYPE_EDGE_FALLING:
  1731. trigger = "falling";
  1732. break;
  1733. case IRQ_TYPE_EDGE_RISING:
  1734. trigger = "rising";
  1735. break;
  1736. case IRQ_TYPE_EDGE_BOTH:
  1737. trigger = "bothedge";
  1738. break;
  1739. case IRQ_TYPE_LEVEL_LOW:
  1740. trigger = "low";
  1741. break;
  1742. case IRQ_TYPE_LEVEL_HIGH:
  1743. trigger = "high";
  1744. break;
  1745. case IRQ_TYPE_NONE:
  1746. trigger = "(?)";
  1747. break;
  1748. }
  1749. seq_printf(s, ", irq-%d %-8s%s",
  1750. irq, trigger,
  1751. (bank->suspend_wakeup & mask)
  1752. ? " wakeup" : "");
  1753. }
  1754. #endif
  1755. seq_printf(s, "\n");
  1756. }
  1757. if (bank_is_mpuio(bank)) {
  1758. seq_printf(s, "\n");
  1759. gpio = 0;
  1760. }
  1761. }
  1762. return 0;
  1763. }
  1764. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1765. {
  1766. return single_open(file, dbg_gpio_show, &inode->i_private);
  1767. }
  1768. static const struct file_operations debug_fops = {
  1769. .open = dbg_gpio_open,
  1770. .read = seq_read,
  1771. .llseek = seq_lseek,
  1772. .release = single_release,
  1773. };
  1774. static int __init omap_gpio_debuginit(void)
  1775. {
  1776. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1777. NULL, NULL, &debug_fops);
  1778. return 0;
  1779. }
  1780. late_initcall(omap_gpio_debuginit);
  1781. #endif