proc-v7.S 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. #ifndef CONFIG_SMP
  31. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  32. #define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
  33. #else
  34. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  35. #define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  36. #endif
  37. ENTRY(cpu_v7_proc_init)
  38. mov pc, lr
  39. ENDPROC(cpu_v7_proc_init)
  40. ENTRY(cpu_v7_proc_fin)
  41. mov pc, lr
  42. ENDPROC(cpu_v7_proc_fin)
  43. /*
  44. * cpu_v7_reset(loc)
  45. *
  46. * Perform a soft reset of the system. Put the CPU into the
  47. * same state as it would be if it had been reset, and branch
  48. * to what would be the reset vector.
  49. *
  50. * - loc - location to jump to for soft reset
  51. *
  52. * It is assumed that:
  53. */
  54. .align 5
  55. ENTRY(cpu_v7_reset)
  56. mov pc, r0
  57. ENDPROC(cpu_v7_reset)
  58. /*
  59. * cpu_v7_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v7_do_idle)
  66. dsb @ WFI may enter a low-power mode
  67. wfi
  68. mov pc, lr
  69. ENDPROC(cpu_v7_do_idle)
  70. ENTRY(cpu_v7_dcache_clean_area)
  71. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  72. dcache_line_size r2, r3
  73. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  74. add r0, r0, r2
  75. subs r1, r1, r2
  76. bhi 1b
  77. dsb
  78. #endif
  79. mov pc, lr
  80. ENDPROC(cpu_v7_dcache_clean_area)
  81. /*
  82. * cpu_v7_switch_mm(pgd_phys, tsk)
  83. *
  84. * Set the translation table base pointer to be pgd_phys
  85. *
  86. * - pgd_phys - physical address of new TTB
  87. *
  88. * It is assumed that:
  89. * - we are not using split page tables
  90. */
  91. ENTRY(cpu_v7_switch_mm)
  92. #ifdef CONFIG_MMU
  93. mov r2, #0
  94. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  95. orr r0, r0, #TTB_FLAGS
  96. #ifdef CONFIG_ARM_ERRATA_430973
  97. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  98. #endif
  99. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  100. isb
  101. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  102. isb
  103. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  104. isb
  105. #endif
  106. mov pc, lr
  107. ENDPROC(cpu_v7_switch_mm)
  108. /*
  109. * cpu_v7_set_pte_ext(ptep, pte)
  110. *
  111. * Set a level 2 translation table entry.
  112. *
  113. * - ptep - pointer to level 2 translation table entry
  114. * (hardware version is stored at -1024 bytes)
  115. * - pte - PTE value to store
  116. * - ext - value for extended PTE bits
  117. */
  118. ENTRY(cpu_v7_set_pte_ext)
  119. #ifdef CONFIG_MMU
  120. str r1, [r0], #-2048 @ linux version
  121. bic r3, r1, #0x000003f0
  122. bic r3, r3, #PTE_TYPE_MASK
  123. orr r3, r3, r2
  124. orr r3, r3, #PTE_EXT_AP0 | 2
  125. tst r1, #1 << 4
  126. orrne r3, r3, #PTE_EXT_TEX(1)
  127. tst r1, #L_PTE_WRITE
  128. tstne r1, #L_PTE_DIRTY
  129. orreq r3, r3, #PTE_EXT_APX
  130. tst r1, #L_PTE_USER
  131. orrne r3, r3, #PTE_EXT_AP1
  132. tstne r3, #PTE_EXT_APX
  133. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  134. tst r1, #L_PTE_EXEC
  135. orreq r3, r3, #PTE_EXT_XN
  136. tst r1, #L_PTE_YOUNG
  137. tstne r1, #L_PTE_PRESENT
  138. moveq r3, #0
  139. str r3, [r0]
  140. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  141. #endif
  142. mov pc, lr
  143. ENDPROC(cpu_v7_set_pte_ext)
  144. cpu_v7_name:
  145. .ascii "ARMv7 Processor"
  146. .align
  147. __INIT
  148. /*
  149. * __v7_setup
  150. *
  151. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  152. * on. Return in r0 the new CP15 C1 control register setting.
  153. *
  154. * We automatically detect if we have a Harvard cache, and use the
  155. * Harvard cache control instructions insead of the unified cache
  156. * control instructions.
  157. *
  158. * This should be able to cover all ARMv7 cores.
  159. *
  160. * It is assumed that:
  161. * - cache type register is implemented
  162. */
  163. __v7_setup:
  164. #ifdef CONFIG_SMP
  165. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode and
  166. orr r0, r0, #(1 << 6) | (1 << 0) @ TLB ops broadcasting
  167. mcr p15, 0, r0, c1, c0, 1
  168. #endif
  169. adr r12, __v7_setup_stack @ the local stack
  170. stmia r12, {r0-r5, r7, r9, r11, lr}
  171. bl v7_flush_dcache_all
  172. ldmia r12, {r0-r5, r7, r9, r11, lr}
  173. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  174. and r10, r0, #0xff000000 @ ARM?
  175. teq r10, #0x41000000
  176. bne 2f
  177. and r5, r0, #0x00f00000 @ variant
  178. and r6, r0, #0x0000000f @ revision
  179. orr r0, r6, r5, lsr #20-4 @ combine variant and revision
  180. #ifdef CONFIG_ARM_ERRATA_430973
  181. teq r5, #0x00100000 @ only present in r1p*
  182. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  183. orreq r10, r10, #(1 << 6) @ set IBE to 1
  184. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  185. #endif
  186. #ifdef CONFIG_ARM_ERRATA_458693
  187. teq r0, #0x20 @ only present in r2p0
  188. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  189. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  190. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  191. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  192. #endif
  193. #ifdef CONFIG_ARM_ERRATA_460075
  194. teq r0, #0x20 @ only present in r2p0
  195. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  196. tsteq r10, #1 << 22
  197. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  198. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  199. #endif
  200. 2: mov r10, #0
  201. #ifdef HARVARD_CACHE
  202. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  203. #endif
  204. dsb
  205. #ifdef CONFIG_MMU
  206. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  207. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  208. orr r4, r4, #TTB_FLAGS
  209. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  210. mov r10, #0x1f @ domains 0, 1 = manager
  211. mcr p15, 0, r10, c3, c0, 0 @ load domain access register
  212. #endif
  213. /*
  214. * Memory region attributes with SCTLR.TRE=1
  215. *
  216. * n = TEX[0],C,B
  217. * TR = PRRR[2n+1:2n] - memory type
  218. * IR = NMRR[2n+1:2n] - inner cacheable property
  219. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  220. *
  221. * n TR IR OR
  222. * UNCACHED 000 00
  223. * BUFFERABLE 001 10 00 00
  224. * WRITETHROUGH 010 10 10 10
  225. * WRITEBACK 011 10 11 11
  226. * reserved 110
  227. * WRITEALLOC 111 10 01 01
  228. * DEV_SHARED 100 01
  229. * DEV_NONSHARED 100 01
  230. * DEV_WC 001 10
  231. * DEV_CACHED 011 10
  232. *
  233. * Other attributes:
  234. *
  235. * DS0 = PRRR[16] = 0 - device shareable property
  236. * DS1 = PRRR[17] = 1 - device shareable property
  237. * NS0 = PRRR[18] = 0 - normal shareable property
  238. * NS1 = PRRR[19] = 1 - normal shareable property
  239. * NOS = PRRR[24+n] = 1 - not outer shareable
  240. */
  241. ldr r5, =0xff0a81a8 @ PRRR
  242. ldr r6, =0x40e040e0 @ NMRR
  243. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  244. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  245. adr r5, v7_crval
  246. ldmia r5, {r5, r6}
  247. #ifdef CONFIG_CPU_ENDIAN_BE8
  248. orr r6, r6, #1 << 25 @ big-endian page tables
  249. #endif
  250. mrc p15, 0, r0, c1, c0, 0 @ read control register
  251. bic r0, r0, r5 @ clear bits them
  252. orr r0, r0, r6 @ set them
  253. mov pc, lr @ return to head.S:__ret
  254. ENDPROC(__v7_setup)
  255. /* AT
  256. * TFR EV X F I D LR S
  257. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  258. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  259. * 1 0 110 0011 1100 .111 1101 < we want
  260. */
  261. .type v7_crval, #object
  262. v7_crval:
  263. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  264. __v7_setup_stack:
  265. .space 4 * 11 @ 11 registers
  266. .type v7_processor_functions, #object
  267. ENTRY(v7_processor_functions)
  268. .word v7_early_abort
  269. .word pabort_ifar
  270. .word cpu_v7_proc_init
  271. .word cpu_v7_proc_fin
  272. .word cpu_v7_reset
  273. .word cpu_v7_do_idle
  274. .word cpu_v7_dcache_clean_area
  275. .word cpu_v7_switch_mm
  276. .word cpu_v7_set_pte_ext
  277. .size v7_processor_functions, . - v7_processor_functions
  278. .type cpu_arch_name, #object
  279. cpu_arch_name:
  280. .asciz "armv7"
  281. .size cpu_arch_name, . - cpu_arch_name
  282. .type cpu_elf_name, #object
  283. cpu_elf_name:
  284. .asciz "v7"
  285. .size cpu_elf_name, . - cpu_elf_name
  286. .align
  287. .section ".proc.info.init", #alloc, #execinstr
  288. /*
  289. * Match any ARMv7 processor core.
  290. */
  291. .type __v7_proc_info, #object
  292. __v7_proc_info:
  293. .long 0x000f0000 @ Required ID value
  294. .long 0x000f0000 @ Mask for ID
  295. .long PMD_TYPE_SECT | \
  296. PMD_SECT_BUFFERABLE | \
  297. PMD_SECT_CACHEABLE | \
  298. PMD_SECT_AP_WRITE | \
  299. PMD_SECT_AP_READ
  300. .long PMD_TYPE_SECT | \
  301. PMD_SECT_XN | \
  302. PMD_SECT_AP_WRITE | \
  303. PMD_SECT_AP_READ
  304. b __v7_setup
  305. .long cpu_arch_name
  306. .long cpu_elf_name
  307. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
  308. .long cpu_v7_name
  309. .long v7_processor_functions
  310. .long v7wbi_tlb_fns
  311. .long v6_user_fns
  312. .long v7_cache_fns
  313. .size __v7_proc_info, . - __v7_proc_info