proc-v6.S 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Modified by Catalin Marinas for noMMU support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv6 processor support.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/linkage.h>
  15. #include <asm/assembler.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/hwcap.h>
  18. #include <asm/pgtable-hwdef.h>
  19. #include <asm/pgtable.h>
  20. #include "proc-macros.S"
  21. #define D_CACHE_LINE_SIZE 32
  22. #define TTB_C (1 << 0)
  23. #define TTB_S (1 << 1)
  24. #define TTB_IMP (1 << 2)
  25. #define TTB_RGN_NC (0 << 3)
  26. #define TTB_RGN_WBWA (1 << 3)
  27. #define TTB_RGN_WT (2 << 3)
  28. #define TTB_RGN_WB (3 << 3)
  29. #ifndef CONFIG_SMP
  30. #define TTB_FLAGS TTB_RGN_WBWA
  31. #else
  32. #define TTB_FLAGS TTB_RGN_WBWA|TTB_S
  33. #endif
  34. ENTRY(cpu_v6_proc_init)
  35. mov pc, lr
  36. ENTRY(cpu_v6_proc_fin)
  37. stmfd sp!, {lr}
  38. cpsid if @ disable interrupts
  39. bl v6_flush_kern_cache_all
  40. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  41. bic r0, r0, #0x1000 @ ...i............
  42. bic r0, r0, #0x0006 @ .............ca.
  43. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  44. ldmfd sp!, {pc}
  45. /*
  46. * cpu_v6_reset(loc)
  47. *
  48. * Perform a soft reset of the system. Put the CPU into the
  49. * same state as it would be if it had been reset, and branch
  50. * to what would be the reset vector.
  51. *
  52. * - loc - location to jump to for soft reset
  53. *
  54. * It is assumed that:
  55. */
  56. .align 5
  57. ENTRY(cpu_v6_reset)
  58. mov pc, r0
  59. /*
  60. * cpu_v6_do_idle()
  61. *
  62. * Idle the processor (eg, wait for interrupt).
  63. *
  64. * IRQs are already disabled.
  65. */
  66. ENTRY(cpu_v6_do_idle)
  67. mov r1, #0
  68. mcr p15, 0, r1, c7, c10, 4 @ DWB - WFI may enter a low-power mode
  69. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  70. mov pc, lr
  71. ENTRY(cpu_v6_dcache_clean_area)
  72. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  73. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  74. add r0, r0, #D_CACHE_LINE_SIZE
  75. subs r1, r1, #D_CACHE_LINE_SIZE
  76. bhi 1b
  77. #endif
  78. mov pc, lr
  79. /*
  80. * cpu_arm926_switch_mm(pgd_phys, tsk)
  81. *
  82. * Set the translation table base pointer to be pgd_phys
  83. *
  84. * - pgd_phys - physical address of new TTB
  85. *
  86. * It is assumed that:
  87. * - we are not using split page tables
  88. */
  89. ENTRY(cpu_v6_switch_mm)
  90. #ifdef CONFIG_MMU
  91. mov r2, #0
  92. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  93. orr r0, r0, #TTB_FLAGS
  94. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  95. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  96. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  97. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  98. #endif
  99. mov pc, lr
  100. /*
  101. * cpu_v6_set_pte_ext(ptep, pte, ext)
  102. *
  103. * Set a level 2 translation table entry.
  104. *
  105. * - ptep - pointer to level 2 translation table entry
  106. * (hardware version is stored at -1024 bytes)
  107. * - pte - PTE value to store
  108. * - ext - value for extended PTE bits
  109. */
  110. armv6_mt_table cpu_v6
  111. ENTRY(cpu_v6_set_pte_ext)
  112. #ifdef CONFIG_MMU
  113. armv6_set_pte_ext cpu_v6
  114. #endif
  115. mov pc, lr
  116. cpu_v6_name:
  117. .asciz "ARMv6-compatible processor"
  118. .align
  119. __INIT
  120. /*
  121. * __v6_setup
  122. *
  123. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  124. * on. Return in r0 the new CP15 C1 control register setting.
  125. *
  126. * We automatically detect if we have a Harvard cache, and use the
  127. * Harvard cache control instructions insead of the unified cache
  128. * control instructions.
  129. *
  130. * This should be able to cover all ARMv6 cores.
  131. *
  132. * It is assumed that:
  133. * - cache type register is implemented
  134. */
  135. __v6_setup:
  136. #ifdef CONFIG_SMP
  137. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  138. orr r0, r0, #0x20
  139. mcr p15, 0, r0, c1, c0, 1
  140. #endif
  141. mov r0, #0
  142. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  143. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  144. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  145. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  146. #ifdef CONFIG_MMU
  147. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  148. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  149. orr r4, r4, #TTB_FLAGS
  150. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  151. #endif /* CONFIG_MMU */
  152. adr r5, v6_crval
  153. ldmia r5, {r5, r6}
  154. #ifdef CONFIG_CPU_ENDIAN_BE8
  155. orr r6, r6, #1 << 25 @ big-endian page tables
  156. #endif
  157. mrc p15, 0, r0, c1, c0, 0 @ read control register
  158. bic r0, r0, r5 @ clear bits them
  159. orr r0, r0, r6 @ set them
  160. mov pc, lr @ return to head.S:__ret
  161. /*
  162. * V X F I D LR
  163. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  164. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  165. * 0 110 0011 1.00 .111 1101 < we want
  166. */
  167. .type v6_crval, #object
  168. v6_crval:
  169. crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
  170. .type v6_processor_functions, #object
  171. ENTRY(v6_processor_functions)
  172. .word v6_early_abort
  173. .word pabort_noifar
  174. .word cpu_v6_proc_init
  175. .word cpu_v6_proc_fin
  176. .word cpu_v6_reset
  177. .word cpu_v6_do_idle
  178. .word cpu_v6_dcache_clean_area
  179. .word cpu_v6_switch_mm
  180. .word cpu_v6_set_pte_ext
  181. .size v6_processor_functions, . - v6_processor_functions
  182. .type cpu_arch_name, #object
  183. cpu_arch_name:
  184. .asciz "armv6"
  185. .size cpu_arch_name, . - cpu_arch_name
  186. .type cpu_elf_name, #object
  187. cpu_elf_name:
  188. .asciz "v6"
  189. .size cpu_elf_name, . - cpu_elf_name
  190. .align
  191. .section ".proc.info.init", #alloc, #execinstr
  192. /*
  193. * Match any ARMv6 processor core.
  194. */
  195. .type __v6_proc_info, #object
  196. __v6_proc_info:
  197. .long 0x0007b000
  198. .long 0x0007f000
  199. .long PMD_TYPE_SECT | \
  200. PMD_SECT_BUFFERABLE | \
  201. PMD_SECT_CACHEABLE | \
  202. PMD_SECT_AP_WRITE | \
  203. PMD_SECT_AP_READ
  204. .long PMD_TYPE_SECT | \
  205. PMD_SECT_XN | \
  206. PMD_SECT_AP_WRITE | \
  207. PMD_SECT_AP_READ
  208. b __v6_setup
  209. .long cpu_arch_name
  210. .long cpu_elf_name
  211. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  212. .long cpu_v6_name
  213. .long v6_processor_functions
  214. .long v6wbi_tlb_fns
  215. .long v6_user_fns
  216. .long v6_cache_fns
  217. .size __v6_proc_info, . - __v6_proc_info