cache-l2x0.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
  3. *
  4. * Copyright (C) 2007 ARM Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #define CACHE_LINE_SIZE 32
  25. static void __iomem *l2x0_base;
  26. static DEFINE_SPINLOCK(l2x0_lock);
  27. static inline void sync_writel(unsigned long val, unsigned long reg,
  28. unsigned long complete_mask)
  29. {
  30. unsigned long flags;
  31. spin_lock_irqsave(&l2x0_lock, flags);
  32. writel(val, l2x0_base + reg);
  33. /* wait for the operation to complete */
  34. while (readl(l2x0_base + reg) & complete_mask)
  35. ;
  36. spin_unlock_irqrestore(&l2x0_lock, flags);
  37. }
  38. static inline void cache_sync(void)
  39. {
  40. sync_writel(0, L2X0_CACHE_SYNC, 1);
  41. }
  42. static inline void l2x0_inv_all(void)
  43. {
  44. /* invalidate all ways */
  45. sync_writel(0xff, L2X0_INV_WAY, 0xff);
  46. cache_sync();
  47. }
  48. static void l2x0_inv_range(unsigned long start, unsigned long end)
  49. {
  50. unsigned long addr;
  51. if (start & (CACHE_LINE_SIZE - 1)) {
  52. start &= ~(CACHE_LINE_SIZE - 1);
  53. sync_writel(start, L2X0_CLEAN_INV_LINE_PA, 1);
  54. start += CACHE_LINE_SIZE;
  55. }
  56. if (end & (CACHE_LINE_SIZE - 1)) {
  57. end &= ~(CACHE_LINE_SIZE - 1);
  58. sync_writel(end, L2X0_CLEAN_INV_LINE_PA, 1);
  59. }
  60. for (addr = start; addr < end; addr += CACHE_LINE_SIZE)
  61. sync_writel(addr, L2X0_INV_LINE_PA, 1);
  62. cache_sync();
  63. }
  64. static void l2x0_clean_range(unsigned long start, unsigned long end)
  65. {
  66. unsigned long addr;
  67. start &= ~(CACHE_LINE_SIZE - 1);
  68. for (addr = start; addr < end; addr += CACHE_LINE_SIZE)
  69. sync_writel(addr, L2X0_CLEAN_LINE_PA, 1);
  70. cache_sync();
  71. }
  72. static void l2x0_flush_range(unsigned long start, unsigned long end)
  73. {
  74. unsigned long addr;
  75. start &= ~(CACHE_LINE_SIZE - 1);
  76. for (addr = start; addr < end; addr += CACHE_LINE_SIZE)
  77. sync_writel(addr, L2X0_CLEAN_INV_LINE_PA, 1);
  78. cache_sync();
  79. }
  80. void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
  81. {
  82. __u32 aux;
  83. l2x0_base = base;
  84. /* disable L2X0 */
  85. writel(0, l2x0_base + L2X0_CTRL);
  86. aux = readl(l2x0_base + L2X0_AUX_CTRL);
  87. aux &= aux_mask;
  88. aux |= aux_val;
  89. writel(aux, l2x0_base + L2X0_AUX_CTRL);
  90. l2x0_inv_all();
  91. /* enable L2X0 */
  92. writel(1, l2x0_base + L2X0_CTRL);
  93. outer_cache.inv_range = l2x0_inv_range;
  94. outer_cache.clean_range = l2x0_clean_range;
  95. outer_cache.flush_range = l2x0_flush_range;
  96. printk(KERN_INFO "L2X0 cache controller enabled\n");
  97. }